A High-Performance and Energy-Efficient Ternary Multiplier Using CNTFETs

被引:18
作者
Abbasian, Erfan [1 ]
Sofimowloodi, Sobhan [2 ]
机构
[1] Babol Noshirvani Univ Technol, Dept Elect & Comp Engn, Babol, Iran
[2] Amirkabir Univ Technol, Dept Elect Engn, Tehran, Iran
关键词
Ternary logic system; Multiplier; CNTFET; High-performance; Energy-efficient; CARBON-NANOTUBE; LOGIC GATES; DESIGN; CIRCUITS; ADDER;
D O I
10.1007/s13369-023-07618-x
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
Internet-of-things-based embedded systems depend on batteries as an energy resource, and thus, require energy-efficient circuits for prolonged operation. To achieve energy-efficient designs, multiple-valued logic circuits and carbon nanotube field-effect transistors (CNTFETs) are used instead of binary logic circuits and complementary metal-oxide-semiconductor, respectively. This paper presents a novel high-performance and energy-efficient ternary multiplier (TMUL) circuit in CNTFET technology. The proposed TMUL is designed by modifying its truth table by including two ternary unary operator circuits, negative ternary inverter and positive ternary inverter, and finding relations between these operators and outputs to dump ternary decoders/encoders and basic logic gates. Moreover, two power supplies, V-DD and V-DD/2, are employed to eliminate the direct path from high to low voltage levels in each possible combination of inputs. Using ternary unary operator circuits and applying two power supply components reduce the number of transistors used, delay, and power/energy. The delay, power, and power-delay-product (PDP) of the proposed design at 0.9 V supply voltage are 0.048 ns, 0.172 mu W, and 0.008 pJ, respectively. The proposed TMUL offers an improvement between 8.70 and 71% in transistors count, between 11.11 and 81.54% in delay, between 6.52 and 72.74% in power consumption, and between 27.27 and 94.07% in PDP compared to the latest TMUL circuits.
引用
收藏
页码:14365 / 14379
页数:15
相关论文
共 50 条
[21]   VLSI Implementation of High Speed Energy-Efficient Truncated Multiplier [J].
Vijeyakumar, K. N. ;
Elango, S. ;
Kalaiselvi, S. .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (05)
[22]   A Power Efficient 32 nm Ternary Multiplier using Graphene Nanoribbon Field-Effect Transistor Technology [J].
Rohani, Zahra ;
Zarandi, Azadeh Alsadat Emrani .
ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2023, 12 (05)
[23]   Energy-Efficient and High-Performance Software Architecture for Storage Class Memory [J].
Baek, Seungjae ;
Choi, Jongmoo ;
Lee, Donghee ;
Noh, Sam H. .
ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2013, 12 (03)
[24]   Hybrid Nonvolatile Disk Cache for Energy-Efficient and High-Performance Systems [J].
Shi, Liang ;
Li, Jianhua ;
Xue, Chun Jason ;
Zhou, Xuehai .
ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2013, 18 (01)
[25]   Nanowire FET With Corner Spacer for High-Performance, Energy-Efficient Applications [J].
Sachid, Angada B. ;
Lin, Hsiang-Yun ;
Hu, Chenming .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (12) :5181-5187
[26]   Area, Delay, and Energy-Efficient Full Dadda Multiplier [J].
Munawar, Muteen ;
Shabbir, Zain ;
Akram, Muhammad .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (15)
[27]   High-Performance Ternary Adder Using CNTFET [J].
Sahoo, Subhendu Kumar ;
Akhilesh, Gangishetty ;
Sahoo, Rasmita ;
Muglikar, Manasi .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2017, 16 (03) :368-374
[28]   An energy-efficient design of ternary SRAM using GNRFETs [J].
Orouji, Maedeh ;
Abbasian, Erfan ;
Gholipour, Morteza .
INTERNATIONAL JOURNAL OF ELECTRONICS, 2025, 112 (04) :632-646
[29]   An Energy-Efficient Multiplier With Fully Overlapped Partial Products Reduction and Final Addition [J].
Yan, Wen ;
Ercegovac, Milos D. ;
Chen, He .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (11) :1954-1963
[30]   Energy Efficient Ternary Multi-trit Multiplier Design Using Novel Adders [J].
Vendhan, Aalelai ;
Ahmed, Syed Ershad ;
Gurunarayanan, S. .
CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, 43 (7) :4050-4072