A High-Performance and Energy-Efficient Ternary Multiplier Using CNTFETs

被引:17
|
作者
Abbasian, Erfan [1 ]
Sofimowloodi, Sobhan [2 ]
机构
[1] Babol Noshirvani Univ Technol, Dept Elect & Comp Engn, Babol, Iran
[2] Amirkabir Univ Technol, Dept Elect Engn, Tehran, Iran
关键词
Ternary logic system; Multiplier; CNTFET; High-performance; Energy-efficient; CARBON-NANOTUBE; LOGIC GATES; DESIGN; CIRCUITS; ADDER;
D O I
10.1007/s13369-023-07618-x
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
Internet-of-things-based embedded systems depend on batteries as an energy resource, and thus, require energy-efficient circuits for prolonged operation. To achieve energy-efficient designs, multiple-valued logic circuits and carbon nanotube field-effect transistors (CNTFETs) are used instead of binary logic circuits and complementary metal-oxide-semiconductor, respectively. This paper presents a novel high-performance and energy-efficient ternary multiplier (TMUL) circuit in CNTFET technology. The proposed TMUL is designed by modifying its truth table by including two ternary unary operator circuits, negative ternary inverter and positive ternary inverter, and finding relations between these operators and outputs to dump ternary decoders/encoders and basic logic gates. Moreover, two power supplies, V-DD and V-DD/2, are employed to eliminate the direct path from high to low voltage levels in each possible combination of inputs. Using ternary unary operator circuits and applying two power supply components reduce the number of transistors used, delay, and power/energy. The delay, power, and power-delay-product (PDP) of the proposed design at 0.9 V supply voltage are 0.048 ns, 0.172 mu W, and 0.008 pJ, respectively. The proposed TMUL offers an improvement between 8.70 and 71% in transistors count, between 11.11 and 81.54% in delay, between 6.52 and 72.74% in power consumption, and between 27.27 and 94.07% in PDP compared to the latest TMUL circuits.
引用
收藏
页码:14365 / 14379
页数:15
相关论文
共 50 条
  • [1] A High-Performance and Energy-Efficient Ternary Multiplier Using CNTFETs
    Erfan Abbasian
    Sobhan Sofimowloodi
    Arabian Journal for Science and Engineering, 2023, 48 : 14365 - 14379
  • [2] Energy-Efficient Ternary Multiplier
    Agrawal, Rishi
    Abhijith, Narayanabhatla Savyasachi
    Kumar, Uppugunduru Anil
    Veeramachaneni, Sreehari
    Ahmed, Syed Ershad
    2024 IEEE 6TH INTERNATIONAL CONFERENCE ON AI CIRCUITS AND SYSTEMS, AICAS 2024, 2024, : 382 - 387
  • [3] A new low power multiplexer based ternary multiplier using CNTFETs
    Shahrom, Erfan
    Hosseini, Seied Ali
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 93 : 191 - 207
  • [4] Energy-Efficient and High Performance Approximate Multiplier Using Compressors Based on Input Reordering
    Liu, Zhenhao
    Guo, Yi
    Sun, Xiaoting
    Kimura, Shinji
    PROCEEDINGS OF TENCON 2018 - 2018 IEEE REGION 10 CONFERENCE, 2018, : 0545 - 0550
  • [5] Novel CNFET ternary circuit techniques for high-performance and energy-efficient design
    Tabrizchi, Sepehr
    Taheri, MohammadReza
    Navi, Keivan
    Bagherzadeh, Nader
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (02) : 193 - 202
  • [6] Energy-Efficient Ternary Multipliers Using CNT Transistors
    Tabrizchi, Sepehr
    Panahi, Atiyeh
    Sharifi, Fazel
    Mahmoodi, Hamid
    Badawy, Abdel-Hameed A.
    ELECTRONICS, 2020, 9 (04)
  • [7] High Performance Ternary Multiplier using CNTFET
    Sahoo, Subhendu Kumar
    Dhoot, Krishna
    Sahoo, Rasmita
    2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, : 269 - 274
  • [8] Comments on "High-Performance and Energy-Efficient CNFET-Based Designs for Ternary Logic Circuits"
    Etiemble, Daniel
    IEEE ACCESS, 2020, 8 : 220015 - 220016
  • [9] High Performance and PVT Variation Tolerant Design for a Ternary Multiplier Using GNRFET Technology
    Basha, Shaik Javid
    Elbarbary, Ahmed
    Mahmoud, Haitham A.
    Venkatramana, P.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2025,
  • [10] High-performance energy-efficient D-flip-flop circuits
    Ko, UM
    Balsara, PT
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (01) : 94 - 98