A High-Performance and Energy-Efficient Ternary Multiplier Using CNTFETs

被引:18
作者
Abbasian, Erfan [1 ]
Sofimowloodi, Sobhan [2 ]
机构
[1] Babol Noshirvani Univ Technol, Dept Elect & Comp Engn, Babol, Iran
[2] Amirkabir Univ Technol, Dept Elect Engn, Tehran, Iran
关键词
Ternary logic system; Multiplier; CNTFET; High-performance; Energy-efficient; CARBON-NANOTUBE; LOGIC GATES; DESIGN; CIRCUITS; ADDER;
D O I
10.1007/s13369-023-07618-x
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
Internet-of-things-based embedded systems depend on batteries as an energy resource, and thus, require energy-efficient circuits for prolonged operation. To achieve energy-efficient designs, multiple-valued logic circuits and carbon nanotube field-effect transistors (CNTFETs) are used instead of binary logic circuits and complementary metal-oxide-semiconductor, respectively. This paper presents a novel high-performance and energy-efficient ternary multiplier (TMUL) circuit in CNTFET technology. The proposed TMUL is designed by modifying its truth table by including two ternary unary operator circuits, negative ternary inverter and positive ternary inverter, and finding relations between these operators and outputs to dump ternary decoders/encoders and basic logic gates. Moreover, two power supplies, V-DD and V-DD/2, are employed to eliminate the direct path from high to low voltage levels in each possible combination of inputs. Using ternary unary operator circuits and applying two power supply components reduce the number of transistors used, delay, and power/energy. The delay, power, and power-delay-product (PDP) of the proposed design at 0.9 V supply voltage are 0.048 ns, 0.172 mu W, and 0.008 pJ, respectively. The proposed TMUL offers an improvement between 8.70 and 71% in transistors count, between 11.11 and 81.54% in delay, between 6.52 and 72.74% in power consumption, and between 27.27 and 94.07% in PDP compared to the latest TMUL circuits.
引用
收藏
页码:14365 / 14379
页数:15
相关论文
共 27 条
[1]   Design of a Schmitt-Trigger-Based 7T SRAM cell for variation resilient Low-Energy consumption and reliable internet of things applications [J].
Abbasian, Erfan ;
Gholipour, Morteza .
AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2021, 138
[2]   Novel Ternary Adder and Multiplier Designs Without Using Decoders or Encoders [J].
Aljaam, Jihad Mohamed ;
Jaber, Ramzi A. ;
Al-Maadeed, Somaya Ali .
IEEE ACCESS, 2021, 9 :56726-56735
[3]  
[Anonymous], STANF U CNFET MOD WE
[4]   A compact SPICE model for carbon-nanotube field-effect transistors including nonidealities and its application - Part II: Full device model and circuit performance benchmarking [J].
Deng, Jie ;
Wong, H. -S. Philip .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (12) :3195-3205
[5]   Design of High Stability and Low Power 7T SRAM Cell in 32-NM CNTFET Technology [J].
Elangovan, M. ;
Muthukrishnan, M. .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (13)
[6]   Ultra-Low Energy CNFET-Based Ternary Combinational Circuits Designs [J].
Jaber, Ramzi A. ;
Aljaam, Jihad Mohamed ;
Owaydat, Bilal N. ;
Al-Maadeed, Somaya Ali ;
Kassem, Abdallah ;
Haidar, Ali Massoud .
IEEE ACCESS, 2021, 9 :115951-115961
[7]   CNFET-based designs of Ternary Half-Adder using a novel "decoder-less" ternary multiplexer based on unary operators [J].
Jaber, Ramzi A. ;
El-Hajj, Ahmad M. ;
Kassem, Abdallah ;
Nimri, Lina A. ;
Haidar, Ali M. .
MICROELECTRONICS JOURNAL, 2020, 96
[8]   High-Performance and Energy-Efficient CNFET-Based Designs for Ternary Logic Circuits [J].
Jaber, Ramzi A. ;
Kassem, Abdallah ;
El-Hajj, Ahmad M. ;
El-Nimri, Lina A. ;
Haidar, Ali Massoud .
IEEE ACCESS, 2019, 7 :93871-93886
[9]   A low standby-power fast carbon nanotube ternary SRAM cell with improved stability [J].
Li, Gang ;
Wang, Pengjun ;
Kang, Yaopeng ;
Zhang, Yuejun .
JOURNAL OF SEMICONDUCTORS, 2018, 39 (08)
[10]   CNTFET-Based Design of Ternary Logic Gates and Arithmetic Circuits [J].
Lin, Sheng ;
Kim, Yong-Bin ;
Lombardi, Fabrizio .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2011, 10 (02) :217-225