A modular technique of Booth encoding and Vedic multiplier for low-area and high-speed applications

被引:3
作者
Kalaiselvi, C. M. [1 ]
Sabeenian, R. S. [2 ]
机构
[1] Sona Coll Technol, Salem, India
[2] Sona Coll Technol, Dept ECE, Salem, India
关键词
LOW-POWER; LATENCY; PROOF;
D O I
10.1038/s41598-023-49913-5
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
A technique for efficiently multiplying two signed numbers using limited area and high speed is presented in this paper. This work uses both the Booth and Vedic multiplication sutra methodologies to enhance the speed and reduction in the area by using two VLSI architectures of radix encoding techniques-Radix-4 and Radix-8-with the Vedic multiplier. The functionality of the proposed methods is tested using an Artix-7 Field Programmable Gate Array (FPGA-XC7A100T-CSG324) in Xilinx Vivado 2019.1 and ASIC 45 nm technology. Two methods of Booth encoding using Vedic multiplier (Urdhva-Tiryakbhyam sutra) were used to develop, and examine the benefits of rapid computational multiplier. The results of the proposed multiplier for Booth-Vedic-Radix-4 encoding (BVR-4) decrease area by 89% and improve Area-Delay Product (ADP) by 72% for a 16-bit multiplier when subjected to other existing multipliers. The Booth-Vedic-Radix-8 (BVR-8) method shows that there will be an 89% reduction in area and an improvement in ADP by 72% for the 16-bit multiplier. The performance is evaluated regarding area occupancy (i.e., LUTs number) and propagation delay (output time). In terms of resource utilization, the proposed BVR-4 and BVR-8 multipliers outperform all the current designs with a marginal effect on speed and area for narrower bit-width ranges.
引用
收藏
页数:21
相关论文
共 47 条
  • [1] High-performance low-power approximate Wallace tree multiplier
    Abed, Sa'ed
    Khalil, Yasser
    Modhaffar, Mahdi
    Ahmad, Imtiaz
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2018, 46 (12) : 2334 - 2348
  • [2] An area-optimized N-bit multiplication technique using N/2-bit multiplication algorithm
    Abrar, Muneeb
    Elahi, Hassan
    Ahmad, Bilal Ali
    Ghayasudin, Muhammad
    Mughal, M. Rizwan
    [J]. SN APPLIED SCIENCES, 2019, 1 (11):
  • [3] A novel high-speed approach for 16 x 16 Vedic multiplication with compressor adders
    Bansal, Yogita
    Madhu, Charu
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2016, 49 : 39 - 49
  • [4] Efficient Conversion Technique from Redundant Binary to NonRedundant Binary Representation
    Barik, Ranjan Kumar
    Pradhan, Manoranjan
    Panda, Rutuparna
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (09)
  • [5] Barik RK, 2017, J ENG-JOE, DOI 10.1049/joe.2016.0376
  • [6] A modular Vedic multiplier architecture for model-based design and deployment on FPGA platforms
    Bianchi, Valentina
    De Munari, Ilaria
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2020, 76
  • [7] Performance analysis of Vedic mathematics algorithms on re-configurable hardware platform
    Biji, Rhea
    Savani, Vijay
    [J]. SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2021, 46 (02):
  • [8] Approximate radix-8 Booth multiplier for low power and high speed applications
    Boro, Bipul
    Reddy, K. Manikantta
    Kumar, Y. B. Nithin
    Vasantha, M. H.
    [J]. MICROELECTRONICS JOURNAL, 2020, 101 (101):
  • [9] A Low Power Radix-4 Booth Multiplier With Pre-Encoded Mechanism
    Chang, Yen-Jen
    Cheng, Yu-Cheng
    Liao, Shao-Chi
    Hsiao, Chun-Huo
    [J]. IEEE ACCESS, 2020, 8 : 114842 - 114853
  • [10] A Modified Partial Product Generator for Redundant Binary Multipliers
    Cui, Xiaoping
    Liu, Weiqiang
    Chen, Xin
    Swartzlander, Earl E., Jr.
    Lombardi, Fabrizio
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2016, 65 (04) : 1165 - 1171