An Improved Path Delay Variability Model via Multi-Level Fan-Out-of-4 Metric for Wide-Voltage-Range Digital CMOS Circuits

被引:3
作者
Cui, Yuqiang [1 ]
Shan, Weiwei [1 ]
Dai, Wentao [2 ]
Liu, Xinning [1 ]
Guo, Jingjing [3 ]
Cao, Peng [1 ]
机构
[1] Southeast Univ, Natl ASIC Syst Engn Res Ctr, Nanjing 210096, Peoples R China
[2] Cadence Design Syst Inc, Nanjing 210031, Peoples R China
[3] Nanjing Univ Posts & Telecommun, Nanjing 210023, Peoples R China
基金
中国国家自然科学基金;
关键词
Semiconductor device modeling; Monte Carlo methods; Temperature; Computational modeling; Inverters; Delays; Topology; Modeling; Process; voltage; temperature (PVT) variations; Delay variability; Digital integrated circuit and FO4 inverter chain; STATISTICAL TIMING ANALYSIS; ERROR-DETECTION; LOGICAL EFFORT; COVARIANCE; FRAMEWORK; TIME;
D O I
10.23919/cje.2021.00.447
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In advanced CMOS technology, process, voltage, and temperature (PVT) variations increase the paths' latency in digital circuits, especially when operating at a low supply voltage. The fan-out-of-4 inverter chain (FO4 chain) metric has been proven to be a good metric to estimate the path's delay variability, whereas the previous work ignored the non-independent characteristic between the adjacent cells in a path. In this study, an improved model of path delay variability is established to describe the relationship between the paths' max-delay variability and an FO4 chain, which is based on multilevel FO4 metric and circuit-level parameters knobs (i.e., cell topology and driving strength) of the first few cells. We take the slew and load into account to improve the accuracy of this framework. Examples of 28 nm and 40 nm digital circuits show that our model conforms with Monte Carlo simulations as well as fabricated chips' measurements. It is able to model the delay variability effectively to speed up the design process with limited accuracy loss. It also provides a deeper understanding and quick estimation of the path delay variability from the near-threshold to nominal voltages.
引用
收藏
页码:375 / 388
页数:14
相关论文
共 54 条
  • [1] Alioto M., 2017, P 2017 IEEE INT S CI, P1
  • [2] A Novel Framework to Estimate the Path Delay Variability On the Back of an Envelope via the Fan-Out-of-4 Metric
    Alioto, Massimo
    Scotti, Giuseppe
    Trifiletti, Alessandro
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (08) : 2073 - 2085
  • [3] Understanding the Effect of Process Variations on the Delay of Static and Domino Logic
    Alioto, Massimo
    Palumbo, Gaetano
    Pennisi, Melita
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (05) : 697 - 710
  • [4] Fast Monte Carlo Estimation of Timing Yield With Importance Sampling and Transistor-Level Circuit Simulation
    Bayrakci, Alp Arslan
    Demir, Alper
    Tasiran, Serdar
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (09) : 1328 - 1341
  • [5] COVARIANCE REGULARIZATION BY THRESHOLDING
    Bickel, Peter J.
    Levina, Elizaveta
    [J]. ANNALS OF STATISTICS, 2008, 36 (06) : 2577 - 2604
  • [6] A Statistical Current and Delay Model Based on Log-Skew-Normal Distribution for Low Voltage Region
    Cao, Peng
    Wu, Jiangping
    Liu, Zhiyuan
    Guo, Jingjing
    Yang, Jun
    Shi, Longxing
    [J]. GLSVLSI '19 - PROCEEDINGS OF THE 2019 ON GREAT LAKES SYMPOSIUM ON VLSI, 2019, : 323 - 326
  • [7] A Comprehensive Stochastic Design Methodology for Hold-Timing Resiliency in Voltage-Scalable Design
    Chen, Zhengyu
    Wang, Huanyu
    Xie, Geng
    Gu, Jie
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (10) : 2118 - 2131
  • [8] Fourier Series Approximation for Max Operation in Non-Gaussian and Quadratic Statistical Static Timing Analysis
    Cheng, Lerong
    Gong, Fang
    Xu, Wenyao
    Xiong, Jinjun
    He, Lei
    Sarrafzadeh, Majid
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (08) : 1383 - 1391
  • [9] Accurate Closed-form Parameterized Block-based Statistical Timing Analysis Applying Skew-normal Distribution
    Chuang, Chun-Yu
    Mak, Wai-Kei
    [J]. ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 68 - +
  • [10] ANALYSIS OF COVARIANCE - ITS NATURE AND USES
    COCHRAN, WG
    [J]. BIOMETRICS, 1957, 13 (03) : 261 - 281