Carry Disregard Approximate Multipliers

被引:10
|
作者
Amirafshar, Nima [1 ]
Baroughi, Ahmad Sadigh [1 ]
Shahhoseini, Hadi Shahriar [1 ]
Taherinejad, Nima [2 ,3 ]
机构
[1] Iran Univ Sci & Technol, Sch Elect Engn, Tehran 1311416846, Iran
[2] Heidelberg Univ, Inst Comp Engn, D-69117 Heidelberg, Germany
[3] TU Wien, Inst Comp Technol ICT, A-1040 Vienna, Austria
关键词
Delays; Computer architecture; Power demand; Adders; Logic gates; Hardware; Approximate computing; carry disregard multiplier; power-efficient; image processing; 4-2; COMPRESSORS; DESIGN; POWER; ADDERS;
D O I
10.1109/TCSI.2023.3306071
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Several challenges in improving the performance of computing systems have given rise to emerging computing paradigms. One of these paradigms is approximate computing. Many applications require different levels of accuracy and are error-tolerance to a certain degree. Approximate computations can reduce the calculation complexities significantly and thus improve the performance. Here, we propose a methodology for designing approximate N-bit array multipliers based on carry disregarding. We evaluate and analyze the proposed multipliers both experimentally and theoretically. The proposed 8-bit multipliers, compared to the exact multiplier, reduce the critical path delay, power consumption, and area by 29%, 29%, and 30%, on average. Compared to the existing approximate array architectures in the literature, they have improved 14.3%, 22.8%, and 26.4%, respectively. Compared to the exact 16-bit multiplier, the proposed 16-bit multipliers have reduced the delay, power consumption, and area by 35%, 24%, and 23% on average. In an image processing application, we have also demonstrated the applicability of a wide range of proposed multipliers, which have Peak Signal-to-Noise Ratio (PSNR) and Structural Similarity Index Measure (SSIM) over 30 dB and 94%, respectively.
引用
收藏
页码:4840 / 4853
页数:14
相关论文
共 50 条
  • [21] Hardware implementation of approximate multipliers for signal processing applications
    Konguvel E.
    Hariharan I.
    Sujatha R.
    Kannan M.
    International Journal of Wireless and Mobile Computing, 2022, 23 (3-4) : 302 - 309
  • [22] A New Approximate Sum of Absolute Differences Unit for Bioimages Processing
    Bahrami, Forouzan
    Shiri, Nabiollah
    Pesaran, Farshad
    IEEE EMBEDDED SYSTEMS LETTERS, 2024, 16 (01) : 13 - 16
  • [23] High-Performance Accurate and Approximate Multipliers for FPGA-Based Hardware Accelerators
    Ullah, Salim
    Rehman, Semeen
    Shafique, Muhammad
    Kumar, Akash
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (02) : 211 - 224
  • [24] Two Efficient Approximate Unsigned Multipliers by Developing New Configuration for Approximate 4:2 Compressors
    Sayadi, Ladan
    Timarchi, Somayeh
    Sheikh-Akbari, Akbar
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (04) : 1649 - 1659
  • [25] A Low-Power and High-Accuracy Approximate Multiplier With Reconfigurable Truncation
    GU, FANG-Y, I
    LIN, ING-CHAO
    LIN, JIA-WEI
    IEEE ACCESS, 2022, 10 : 60447 - 60458
  • [26] On the Commutative Operation of Approximate CMOS Ripple Carry Adders (RCAs)
    Huang, Junqi
    Kumar, T. Nandha
    Almurib, Haider A. F.
    Lombardi, Fabrizio
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2024, 23 : 265 - 273
  • [27] Toward Optimal Softcore Carry-aware Approximate Multipliers on Xilinx FPGAs
    Awais, Muhammad
    Zahir, Ali
    Shah, Syed Ayaz Ali
    Reviriego, Pedro
    Ullah, Anees
    Ullah, Nasim
    Khan, Adam
    Ali, Hazrat
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2023, 22 (04)
  • [28] Improving the Accuracy and Hardware Efficiency of Neural Networks Using Approximate Multipliers
    Ansari, Mohammad Saeed
    Mrazek, Vojtech
    Cockburn, Bruce F.
    Sekanina, Lukas
    Vasicek, Zdenek
    Han, Jie
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (02) : 317 - 328
  • [29] Hybrid Low Radix Encoding-Based Approximate Booth Multipliers
    Waris, Haroon
    Wang, Chenghua
    Liu, Weiqiang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (12) : 3367 - 3371
  • [30] Design of Approximate Adder With Reconfigurable Accuracy
    Vendhan, Aalelai
    Ahmed, Syed Ershad
    Gurunarayanan, S.
    IEEE ACCESS, 2025, 13 : 17030 - 17042