A Power Efficient 32 nm Ternary Multiplier using Graphene Nanoribbon Field-Effect Transistor Technology

被引:9
作者
Rohani, Zahra [1 ]
Zarandi, Azadeh Alsadat Emrani [2 ]
机构
[1] Islamic Azad Univ, Comp Dept Comp Engn, Kerman Branch, Kerman, Iran
[2] Shahid Bahonar Univ Kerman, Dept Comp Engn, Kerman, Iran
关键词
COMPACT SPICE MODEL; ENERGY-EFFICIENT; CARBON-NANOTUBE; LOGIC GATES; INCLUDING NONIDEALITIES; CIRCUITS; DESIGN; PERFORMANCE;
D O I
10.1149/2162-8777/acd47c
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
As circuit complexity grows, designers are exploring ternary logic as an alternative to binary logic to solve interconnection and energy problems. One effective approach to implementing ternary logic-based circuits is to use a multiple-threshold voltage (multi-V ( th )) design. In particular, graphene nanoribbon (GNR)-based field-effect transistors (GNRFETs) are a promising alternative to complementary metal-oxide-semiconductor (CMOS) technology for sub-32 nm feature sizes, as GNRs have excellent properties that can overcome scaling issues in CMOS. This paper introduces a ternary multiplier implemented with 32 nm GNRFET technology, which demonstrates high efficiency with only 26 transistors. Simulation results show that the proposed multiplier improves power dissipation and product-delay-power (PDP) by at least 37.30% and 22.22%, respectively, compared to existing multiplier designs when run at 0.9 V. Moreover, our proposed design is implemented with a carbon nanotube-based FET (CNTFET) technology. The GNRFET-based multiplier improved power and PDP by 41.77% and 30%, respectively in the cost of increasing the delay by 25%, compared to its CNTFET-based equivalent. Finally, we analyze the proposed multiplier under the process and environmental parameters variations of GNRFET technology. Overall, our results demonstrate the advantages of using GNRFET technology for implementing ternary logic-based circuits and provide insight into the impact of different design choices on performance.
引用
收藏
页数:12
相关论文
共 44 条
[1]   A High-Speed Low-Energy One-Trit Ternary Multiplier Circuit Design in CNTFET Technology [J].
Abbasian, Erfan ;
Nayeri, Mahdieh .
ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2023, 12 (02)
[2]   A High-Performance and Energy-Efficient Ternary Multiplier Using CNTFETs [J].
Abbasian, Erfan ;
Sofimowloodi, Sobhan .
ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2023, 48 (11) :14365-14379
[3]   A Stable Low Leakage Power SRAM with Built-In Read/Write-Assist Scheme using GNRFETs for IoT Applications [J].
Abbasian, Erfan ;
Mirzaei, Tahere ;
Sofimowloodi, Sobhan .
ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2022, 11 (12)
[4]   Design of a 10-nm FinFET 11 T Near-Threshold SRAM Cell for Low-Energy Internet-of-Things Applications [J].
Abbasian, Erfan ;
Grailoo, Bahare ;
Nayeri, Mahdieh .
CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (05) :3138-3151
[6]   Simulation-Based Recommendations for Digital Circuits Design Using Schottky-Barrier-Type GNRFET [J].
Abbasian, Erfan ;
Nayeri, Maryam .
ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2022, 11 (07)
[7]   Design of a Highly Stable and Robust 10T SRAM Cell for Low-Power Portable Applications [J].
Abbasian, Erfan ;
Gholipour, Morteza .
CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2022, 41 (10) :5914-5932
[8]   Ultra-low-power and stable 10-nm FinFET 10T sub-threshold SRAM [J].
Abbasian, Erfan ;
Birla, Shilpi ;
Gholipour, Morteza .
MICROELECTRONICS JOURNAL, 2022, 123
[9]   A Single-Bitline 9T SRAM for Low-Power Near-Threshold Operation in FinFET Technology [J].
Abbasian, Erfan ;
Gholipour, Morteza ;
Birla, Shilpi .
ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2022, 47 (11) :14543-14559
[10]   A Schmitt-Trigger-Based Low-Voltage 11 T SRAM Cell for Low-Leakage in 7-nm FinFET Technology [J].
Abbasian, Erfan ;
Mani, Elangovan ;
Gholipour, Morteza ;
Karamimanesh, Mehrzad ;
Sahid, Mohd ;
Zaidi, Adil .
CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2022, 41 (06) :3081-3105