High-Speed, Low-Power, and Area-Efficient 5T4M Memristor-Based Ternary Content Addressable Memory

被引:0
|
作者
Maruf, Md Hasan [1 ]
Ali, Syed Iftekhar [2 ]
机构
[1] Green Univ Bangladesh, Elect & Elect Engn Dept, Dhaka, Bangladesh
[2] Islamic Univ Technol, Elect & Elect Engn Dept, Gazipur, Bangladesh
关键词
Ternary content addressable memory; Memristor; Non-volatile; Area-efficient; 32 nm PTM; Low-power; Data-secured; High-speed; SCHEME; DESIGN; MODEL;
D O I
10.1080/02564602.2023.2279155
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Researchers are currently emphasizing the development of memory design based on memristors as a solution to the challenges posed by MOSFET-based designs. In this paper, a memristor-based ternary content addressable memory (MTCAM) has been designed and analyzed that is both high-speed and energy-efficient, while also occupying minimal area. The proposed MTCAM cell has five transistors and four memristors (referred to as 5T4M). It comprises two operational units: the main unit responsible for WRITE and SEARCH functions, composed of three transistors and two memristors, and the data recall unit, which is activated when data restoration is needed. This research work has been simulated in HSPICE with a 32-word array, each containing 144-digit MTCAM cells, using PTM 32 nm 0.9 V strained Si technology. The results indicate a search time of 204.6 ps and a search energy of 0.521 fJ/digit/search for worst-case mismatches, all achieved with a 1.2 V supply voltage. Furthermore, the implemented 32 x 144 MTCAM array provides a voltage margin of 331.38 mV. The 5T4M MTCAM design occupies an estimated area of 1.4904 mu m2, which is notably compact compared to existing designs.
引用
收藏
页码:592 / 601
页数:10
相关论文
共 50 条
  • [21] A Novel High-Density and Low-Power Ternary Content Addressable Memory Design Based on 3D NAND Flash
    Yang, H. Z.
    Huang, P.
    Han, R. Z.
    Xiang, Y. C.
    Feng, Y.
    Gao, B.
    Chen, J. Z.
    Liu, L. F.
    Liu, X. Y.
    Kang, J. F.
    2020 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2020, : 29 - 30
  • [22] A Novel High-Density and Low-Power Ternary Content Addressable Memory Design Based on 3D NAND Flash
    Yang, H. Z.
    Huang, P.
    Han, R. Z.
    Xiang, Y. C.
    Feng, Y.
    Gao, B.
    Chen, J. Z.
    Liu, L. F.
    Liu, X. Y.
    Kang, J. F.
    2020 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2020, : 39 - 40
  • [23] A High-Speed and Low-Power Multistate Memory Based on Multiferroic Tunnel Junctions
    Huang, Weichuan
    Zhao, Wenbo
    Luo, Zhen
    Yin, Yuewei
    Lin, Yue
    Hou, Chuangming
    Tian, Bobo
    Duan, Chun-Gang
    Li, Xiao-Guang
    ADVANCED ELECTRONIC MATERIALS, 2018, 4 (04):
  • [24] Low-power and area-efficient memristor based non-volatile D latch and flip-flop: Design and analysis
    S., Haroon Rasheed
    Nelapati, Rajeev Pankaj
    PLOS ONE, 2024, 19 (03):
  • [25] A Low-Power Ternary Content-Addressable Memory Using Pulse Current Based Match-Line Sense Amplifiers
    Chang, Meng-Chou
    Tsai, Shih-Ju
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [26] Synergistic m_GDI-Based ALU Design Using CMOS and VTEAM Memristor Model for Low-Power High-Speed Applications
    Hussain, Syed Ali
    Prasad V, P. N. S. B. S. V.
    Sanki, Pradyut Kumar
    JOURNAL OF ELECTRONIC MATERIALS, 2024, 53 (07) : 3626 - 3641
  • [27] Design for low-power, low-cost, and high-reliability precomputation-based content-addressable memory
    Lin, CS
    Chang, JC
    Liu, BD
    APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2002, : 319 - 324
  • [28] Investigation on amorphous InGaZnO based resistive switching memory with low-power, high-speed, high reliability
    Fan, Yang-Shun
    Liu, Po-Tsun
    Hsu, Ching-Hui
    THIN SOLID FILMS, 2013, 549 : 54 - 58
  • [29] LAHAF: Low-power, area-efficient, and high-performance approximate full adder based on static CMOS
    Fatemieh, Seyed Erfan
    Farahani, Samira Shirinabadi
    Reshadinezhad, Mohammad Reza
    SUSTAINABLE COMPUTING-INFORMATICS & SYSTEMS, 2021, 30
  • [30] High Speed Network Intrusion Detection System (NIDS) Using Low Power Precomputation Based Content Addressable Memory
    Mythili, R.
    Kalpana, P.
    CMC-COMPUTERS MATERIALS & CONTINUA, 2020, 62 (03): : 1097 - 1107