共 50 条
- [21] A Novel High-Density and Low-Power Ternary Content Addressable Memory Design Based on 3D NAND Flash 2020 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2020, : 29 - 30
- [22] A Novel High-Density and Low-Power Ternary Content Addressable Memory Design Based on 3D NAND Flash 2020 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2020, : 39 - 40
- [23] A High-Speed and Low-Power Multistate Memory Based on Multiferroic Tunnel Junctions ADVANCED ELECTRONIC MATERIALS, 2018, 4 (04):
- [24] Low-power and area-efficient memristor based non-volatile D latch and flip-flop: Design and analysis PLOS ONE, 2024, 19 (03):
- [25] A Low-Power Ternary Content-Addressable Memory Using Pulse Current Based Match-Line Sense Amplifiers 2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
- [27] Design for low-power, low-cost, and high-reliability precomputation-based content-addressable memory APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2002, : 319 - 324
- [29] LAHAF: Low-power, area-efficient, and high-performance approximate full adder based on static CMOS SUSTAINABLE COMPUTING-INFORMATICS & SYSTEMS, 2021, 30
- [30] High Speed Network Intrusion Detection System (NIDS) Using Low Power Precomputation Based Content Addressable Memory CMC-COMPUTERS MATERIALS & CONTINUA, 2020, 62 (03): : 1097 - 1107