High-Speed, Low-Power, and Area-Efficient 5T4M Memristor-Based Ternary Content Addressable Memory

被引:0
|
作者
Maruf, Md Hasan [1 ]
Ali, Syed Iftekhar [2 ]
机构
[1] Green Univ Bangladesh, Elect & Elect Engn Dept, Dhaka, Bangladesh
[2] Islamic Univ Technol, Elect & Elect Engn Dept, Gazipur, Bangladesh
关键词
Ternary content addressable memory; Memristor; Non-volatile; Area-efficient; 32 nm PTM; Low-power; Data-secured; High-speed; SCHEME; DESIGN; MODEL;
D O I
10.1080/02564602.2023.2279155
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Researchers are currently emphasizing the development of memory design based on memristors as a solution to the challenges posed by MOSFET-based designs. In this paper, a memristor-based ternary content addressable memory (MTCAM) has been designed and analyzed that is both high-speed and energy-efficient, while also occupying minimal area. The proposed MTCAM cell has five transistors and four memristors (referred to as 5T4M). It comprises two operational units: the main unit responsible for WRITE and SEARCH functions, composed of three transistors and two memristors, and the data recall unit, which is activated when data restoration is needed. This research work has been simulated in HSPICE with a 32-word array, each containing 144-digit MTCAM cells, using PTM 32 nm 0.9 V strained Si technology. The results indicate a search time of 204.6 ps and a search energy of 0.521 fJ/digit/search for worst-case mismatches, all achieved with a 1.2 V supply voltage. Furthermore, the implemented 32 x 144 MTCAM array provides a voltage margin of 331.38 mV. The 5T4M MTCAM design occupies an estimated area of 1.4904 mu m2, which is notably compact compared to existing designs.
引用
收藏
页码:592 / 601
页数:10
相关论文
共 50 条
  • [1] Memristor-Based Low-Power High-Speed Nonvolatile Hybrid Memory Array Design
    Asif Faruque, Khandoker
    Biswas, Baishakhi Rani
    Rashid, A. B. M. Harun-ur
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2017, 36 (09) : 3585 - 3597
  • [2] Memristor-Based Low-Power High-Speed Nonvolatile Hybrid Memory Array Design
    Khandoker Asif Faruque
    Baishakhi Rani Biswas
    A. B. M. Harun-ur Rashid
    Circuits, Systems, and Signal Processing, 2017, 36 : 3585 - 3597
  • [3] Energy and Area Efficient 11-T Ternary Content Addressable Memory for High-Speed Search
    Datta, Diptesh
    Dewangan, Piyush
    Surana, Neelam
    Mekie, Joycee
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [4] Design of high-speed, low-power, and area-efficient FIR filters
    Liacha, Ahmed
    Oudjida, Abdelkrim K.
    Ferguene, Farid
    Bakiri, Mohammed
    Berrandjia, Mohamed L.
    IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (01) : 1 - 11
  • [5] Low-Power, High-Speed, and Area-Efficient Multiplier Based on the PTL Logic Style
    Pan, Wanyuan
    Yu, Yihe
    Tang, Chengcheng
    Yin, Ningyuan
    Yu, Zhiyi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (07) : 3538 - 3542
  • [6] A High-Speed, Low-Power, and Area-Efficient FGMOS-Based Full Adder
    Gupta, Roshani
    Gupta, Rockey
    Sharma, Susheel
    IETE JOURNAL OF RESEARCH, 2022, 68 (03) : 2305 - 2311
  • [7] Low-power area-efficient design of embedded high-speed A/D converters
    Miyazaki, D
    Kawahito, S
    IEICE TRANSACTIONS ON ELECTRONICS, 2000, E83C (11): : 1724 - 1732
  • [8] Low-power area-efficient high-speed I/O circuit techniques
    Lee, MJE
    Dally, WJ
    Chiang, P
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (11) : 1591 - 1599
  • [9] A design for high-speed low-power CMOS fully parallel content-addressable memory macros
    Miyatake, H
    Tanaka, M
    Mori, Y
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (06) : 956 - 968
  • [10] A Novel 15T-4MTJ based Non-volatile Ternary Content-Addressable Memory Cell for High-Speed, Low-Power and High-Reliable Search Operation
    Wang, Chengzhi
    Zhang, Deming
    Zeng, Lang
    Chen, Jie
    Zhao, Weisheng
    2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 431 - 434