Voltage Acceleration of Power NLDMOS Hot Carrier Degradation

被引:0
|
作者
Vashchenko, V. A. [1 ]
Sarbishaei, H. [1 ]
机构
[1] Analog Devices Corp, 130 Rio Robles, San Jose, CA 95134 USA
关键词
Hot carrier degradation; LDMOS; SOA; NMOS;
D O I
10.1109/IRPS48203.2023.10117625
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Hot carrier degradation (HCD) acceleration phenomenon by stress drain-source voltage of HV power NLDMOS devices have been studied using automated wafer level test methodology. A reasonable confidence level of the accelerated degradation rate prediction extrapolated from short term test results is demonstrated for the range of stress voltages between maximum operation voltage (MOV) and physical absolute maximum rating (AMR) determined through pulsed safe operating area (SOA). Two architectures of the HV power optimized NLDMOS devices are compared to LV NMOS. The applicability of high similar to 100x acceleration factor is demonstrated to enable full wafer data collection for statistical variation of the long-term reliability parameters for different wafer lots and device versions.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Process dependence of hot carrier degradation in PMOSFETS
    Li, E
    Prasad, S
    Duong, L
    2004 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT, 2004, : 166 - 168
  • [42] Hot carrier degradation in nanowire (NW) FinFETs
    Maiti, T. K.
    Bera, M. K.
    Mahato, S. S.
    Chakraborty, P.
    Mahata, C.
    Sengupta, A.
    Chakraborty, A.
    Maiti, C. K.
    IPFA 2008: PROCEEDINGS OF THE 15TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2008, : 325 - 328
  • [43] Investigation of hot carrier degradation in bulk FinFET
    Chung, Eun-Ae
    Nam, Kab-Jin
    Nakanishi, Toshiro
    Park, Sungil
    Yang, Hongseon
    Kauerauf, Thomas
    Jiao, Guangfan
    Kim, Dong-won
    Hwang, Ki Hyun
    Kim, Hyejin
    Lee, Hyunwoo
    Pae, Sangwoo
    2017 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2017,
  • [44] Hot Carrier Degradation in Cryo-CMOS
    Chakraborty, W.
    Sharma, U.
    Datta, S.
    Mahapatra, S.
    2020 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2020,
  • [45] Optimization of 5V power devices based on CMOS for hot-carrier degradation
    Nakamura, K
    Naka, T
    Matsushita, K
    Matsudai, T
    Yasuhara, N
    Endo, K
    Suzuki, F
    Nakagawa, A
    PROCEEDINGS OF THE 17TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & ICS, 2005, : 335 - 338
  • [46] PARAMETER CORRELATION AND MODELING OF THE POWER-LAW RELATIONSHIP IN MOSFET HOT-CARRIER DEGRADATION
    SUN, SW
    ORLOWSKI, M
    FU, KY
    IEEE ELECTRON DEVICE LETTERS, 1990, 11 (07) : 297 - 299
  • [47] The Impact of Hot Carrier Injection-Induced Device Degradation for Lower-Power FinFETs
    Chen, Yu-Lin
    Yeh, Wen-Kuan
    Hsu, Heng-Tung
    Chen, Ke-Horng
    Lien, Der-Hsien
    Lin, Wen-Chin
    Yu, Tien-Han
    Chiu, Yu-Sheng
    Godwinraj, D.
    Godfrey, D.
    Wu, Chien-Hung
    JOURNAL OF ELECTRONIC MATERIALS, 2023, 52 (02) : 1391 - 1399
  • [48] The Impact of Hot Carrier Injection-Induced Device Degradation for Lower-Power FinFETs
    Yu-Lin Chen
    Wen-Kuan Yeh
    Heng-Tung Hsu
    Ke-Horng Chen
    Der-Hsien Lien
    Wen-Chin Lin
    Tien-Han Yu
    Yu-Sheng Chiu
    D Godwinraj
    D Godfrey
    Chien-Hung Wu
    Journal of Electronic Materials, 2023, 52 : 1391 - 1399
  • [49] OFF-State Degradation of High-Voltage-Tolerant nLDMOS-SCR ESD Devices
    Griffoni, Alessio
    Chen, Shih-Hung
    Thijs, Steven
    Kaczer, Ben
    Franco, Jacopo
    Linten, Dimitri
    De Keersgieter, An
    Groeseneken, Guido
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2011, 58 (07) : 2061 - 2071
  • [50] Simulation and verification of the hot carrier degradation behavior in an analog high-voltage device with graded channel profile
    Thoma, R
    Zhao, H
    Martin, M
    Kyono, C
    PHYSICA B-CONDENSED MATTER, 2002, 314 (1-4) : 396 - 399