Automatic optimal design of field plate for silicon on insulator lateral double-diffused metal oxide semiconductor using simulated annealing algorithm

被引:2
|
作者
Chen, Jing [1 ,2 ]
Xia, Renji [1 ,2 ]
You, Jinwen [1 ,2 ]
Yao, Qing [1 ,2 ]
Dai, Yuxuan [1 ,2 ]
Zhang, Jun [1 ,2 ]
Yao, Jiafei [1 ,2 ]
Guo, Yufeng [1 ,2 ,3 ]
机构
[1] Nanjing Univ Posts & Telecommun, Coll Integrated Circuit Sci & Engn, Nanjing, Peoples R China
[2] Nanjing Univ Posts & Telecommun, Natl & Local Joint Engn Lab RF Integrat & Micropac, Nanjing, Peoples R China
[3] Nanjing Univ Posts & Telecommun, Coll Integrated Circuit Sci & Engn, Nanjing 210023, Peoples R China
基金
中国国家自然科学基金;
关键词
design; electric fields; semiconductor device breakdown; semiconductor devices; field plate; automatic optimization; breakdown voltage; simulated annealing algorithm; OPTIMIZATION; VOLTAGE; MODEL;
D O I
10.1049/pel2.12658
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Field plate (FP) technology has been widely used due to its simple structure and process compatibility. Through introducing the interface charge to suppress the electric field peak at the junction region, the breakdown performance can be improved. However, designing an appropriate FP for semiconductor power devices is challenging and time-consuming. In this paper, the authors propose a fully automated FP optimal design method based on simulated annealing algorithm (SA) for silicon on insulator lateral double-diffused metal oxide semiconductor. By using an automatic iterative process to obtain the minimum value of the objective function, the parameters related to the FP can be effectively provided. Numerical results show that when the breakdown occurs at the N+N or PN junction, the breakdown voltage can be optimized by an average of 18.6% and 45.5%, respectively. Moreover, compared with the existing methods, the proposed approach is highly efficient with a runtime that does not exceed 12 s. The authors believe that this method can greatly accelerate the power device design process. In this paper, an automatic optimal design method for field plate (FP) in silicon on insulator lateral double-diffused metal oxide semiconductor using simulated annealing algorithm is proposed. For a given device structure, the framework can automatically design the FP geometry parameters within the definite range that maximizes the device breakdown voltage without human intervention. Meanwhile, the optimization process can be finished in a few seconds. image
引用
收藏
页码:487 / 493
页数:7
相关论文
共 50 条
  • [41] High-voltage super-junction lateral double-diffused metal-oxide semiconductor with a partial lightly doped pillar
    伍伟
    张波
    方健
    罗小蓉
    李肇基
    Chinese Physics B, 2013, 22 (06) : 637 - 640
  • [42] A novel planar vertical double-diffused metal-oxide-semiconductor field-effect transistor with inhomogeneous floating islands
    任敏
    李泽宏
    刘小龙
    谢加雄
    邓光敏
    张波
    Chinese Physics B, 2011, 20 (12) : 454 - 458
  • [43] A novel planar vertical double-diffused metal-oxide-semiconductor field-effect transistor with inhomogeneous floating islands
    Ren Min
    Li Ze-Hong
    Liu Xiao-Long
    Xie Jia-Xiong
    Deng Guang-Min
    Zhang Bo
    CHINESE PHYSICS B, 2011, 20 (12)
  • [45] Hot-carrier-induced linear drain current and threshold voltage degradation for thin layer silicon-on-insulator field P-channel lateral double-diffused metal-oxide-semiconductor (vol 107, 203507, 2015)
    Zhou, Xin
    Qiao, Ming
    He, Yitao
    Li, Zhaoji
    Zhang, Bo
    APPLIED PHYSICS LETTERS, 2016, 108 (09)
  • [46] Modeling and Characteristic Analysis of Silicon-on-Insulator Lateral-Double-Diffusion Metal Oxide Semiconductor
    Lin, Jyh-Ling
    Lin, Chen-I
    Lin, Li-Jheng
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (11) : 8243 - 8247
  • [47] A novel super-junction lateral double-diffused metal-oxide-semiconductor field effect transistor with n-type step doping buffer layer
    Cheng Jian-Bing
    Zhang Bo
    Duan Bao-Xing
    Li Zhao-Ji
    CHINESE PHYSICS LETTERS, 2008, 25 (01) : 262 - 265
  • [48] Low on-resistance high-voltage lateral double-diffused metal oxide semiconductor with a buried improved super-junction layer
    Wu Wei
    Zhang Bo
    Luo Xiao-Rong
    Fang Jian
    Li Zhao-Ji
    CHINESE PHYSICS B, 2014, 23 (03)
  • [49] Low on-resistance high-voltage lateral double-diffused metal oxide semiconductor with a buried improved super-junction layer
    伍伟
    张波
    罗小蓉
    方健
    李肇基
    Chinese Physics B, 2014, 23 (03) : 629 - 633
  • [50] 80-100 V Low-Side Lateral Double-Diffused Metal Oxide Semiconductor Device with Sided Isolation of 0.35 μm Complementary Metal Oxide Semiconductor-Compatible Process
    Yang, Shao-Ming
    Sheu, Gene
    Aryadeep, Chirag
    SENSORS AND MATERIALS, 2017, 29 (11) : 1523 - 1529