Automatic optimal design of field plate for silicon on insulator lateral double-diffused metal oxide semiconductor using simulated annealing algorithm

被引:2
|
作者
Chen, Jing [1 ,2 ]
Xia, Renji [1 ,2 ]
You, Jinwen [1 ,2 ]
Yao, Qing [1 ,2 ]
Dai, Yuxuan [1 ,2 ]
Zhang, Jun [1 ,2 ]
Yao, Jiafei [1 ,2 ]
Guo, Yufeng [1 ,2 ,3 ]
机构
[1] Nanjing Univ Posts & Telecommun, Coll Integrated Circuit Sci & Engn, Nanjing, Peoples R China
[2] Nanjing Univ Posts & Telecommun, Natl & Local Joint Engn Lab RF Integrat & Micropac, Nanjing, Peoples R China
[3] Nanjing Univ Posts & Telecommun, Coll Integrated Circuit Sci & Engn, Nanjing 210023, Peoples R China
基金
中国国家自然科学基金;
关键词
design; electric fields; semiconductor device breakdown; semiconductor devices; field plate; automatic optimization; breakdown voltage; simulated annealing algorithm; OPTIMIZATION; VOLTAGE; MODEL;
D O I
10.1049/pel2.12658
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Field plate (FP) technology has been widely used due to its simple structure and process compatibility. Through introducing the interface charge to suppress the electric field peak at the junction region, the breakdown performance can be improved. However, designing an appropriate FP for semiconductor power devices is challenging and time-consuming. In this paper, the authors propose a fully automated FP optimal design method based on simulated annealing algorithm (SA) for silicon on insulator lateral double-diffused metal oxide semiconductor. By using an automatic iterative process to obtain the minimum value of the objective function, the parameters related to the FP can be effectively provided. Numerical results show that when the breakdown occurs at the N+N or PN junction, the breakdown voltage can be optimized by an average of 18.6% and 45.5%, respectively. Moreover, compared with the existing methods, the proposed approach is highly efficient with a runtime that does not exceed 12 s. The authors believe that this method can greatly accelerate the power device design process. In this paper, an automatic optimal design method for field plate (FP) in silicon on insulator lateral double-diffused metal oxide semiconductor using simulated annealing algorithm is proposed. For a given device structure, the framework can automatically design the FP geometry parameters within the definite range that maximizes the device breakdown voltage without human intervention. Meanwhile, the optimization process can be finished in a few seconds. image
引用
收藏
页码:487 / 493
页数:7
相关论文
共 50 条
  • [31] A L-Band Class AB Power Amplifier Based on the Lateral Double-diffused Metal Oxide Semiconductor Device
    Liang, Qicong
    Yao, Jiafei
    Guo, Yufeng
    Cai, ZhiKuang
    Gu, MingYuan
    Sun, MingShun
    2021 THE 6TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2021), 2021, : 232 - 235
  • [32] Novel Design of Vertical Double-Diffused Metal-Oxide-Semiconductor Transistor for High Electrostatic Discharge Robustness
    Hatasako, Kenichi
    Yamamoto, Fumitoshi
    Uenishi, Akio
    Kuroi, Takashi
    Maegawa, Shigeto
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2009, 48 (04)
  • [33] Analysis of the breakdown mechanism for an ultra high voltage high-side thin layer silicon-on-insulator p-channel lateral double-diffused metal-oxide semiconductor
    Zhuang Xiang
    Qiao Ming
    Zhang Bo
    Li Zhao-Ji
    CHINESE PHYSICS B, 2012, 21 (03)
  • [34] Novel Si/SiC heterojunction lateral double-diffused metal-oxide semiconductor field-effect transistor with p-type buried layer breaking silicon limit*
    Duan, Baoxing
    Huang, Xin
    Song, Haitao
    Wang, Yandong
    Yang, Yintang
    CHINESE PHYSICS B, 2021, 30 (04)
  • [35] Dual-gate lateral double-diffused metal-oxide semiconductor with ultra-low specific on-resistance
    Fan Jie
    Wang Zhi-Gang
    Zhang Bo
    Luo Xiao-Rong
    CHINESE PHYSICS B, 2013, 22 (04)
  • [36] High-voltage super-junction lateral double-diffused metal oxide semiconductor with a partial lightly doped pillar
    Wu Wei
    Zhang Bo
    Luo Xiao-Rong
    Li Zhao-Ji
    CHINESE PHYSICS B, 2013, 22 (06)
  • [37] Three P-Silicon Layers in Reliable Lateral Double Diffused Metal Oxide Semiconductor Transistor
    Mehrad, Mahsa
    2018 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2018, : 229 - 232
  • [38] Complete three-dimensional reduced surface field super junction lateral double-diffused metal-oxide-semiconductor field-effect transistor with semi-insulating poly silicon
    Cao Zhen
    Duan Bao-Xing
    Yuan Xiao-Ning
    Yang Yin-Tang
    ACTA PHYSICA SINICA, 2015, 64 (18)
  • [39] Variation of Lateral Width Technique in SoI High-Voltage Lateral Double-Diffused Metal-Oxide-Semiconductor Transistors Using High-k Dielectric
    Guo, Yufeng
    Yao, Jiafei
    Zhang, Bo
    Lin, Hong
    Zhang, Changchun
    IEEE ELECTRON DEVICE LETTERS, 2015, 36 (03) : 262 - 264
  • [40] Novel Si/SiC heterojunction lateral double-diffused metal oxide semiconductor field effect transistor with low specific on-resistance by super junction layer
    Duan, Baoxing
    Wang, Li
    Yang, Yintang
    MICRO AND NANOSTRUCTURES, 2022, 168