Automatic optimal design of field plate for silicon on insulator lateral double-diffused metal oxide semiconductor using simulated annealing algorithm

被引:2
|
作者
Chen, Jing [1 ,2 ]
Xia, Renji [1 ,2 ]
You, Jinwen [1 ,2 ]
Yao, Qing [1 ,2 ]
Dai, Yuxuan [1 ,2 ]
Zhang, Jun [1 ,2 ]
Yao, Jiafei [1 ,2 ]
Guo, Yufeng [1 ,2 ,3 ]
机构
[1] Nanjing Univ Posts & Telecommun, Coll Integrated Circuit Sci & Engn, Nanjing, Peoples R China
[2] Nanjing Univ Posts & Telecommun, Natl & Local Joint Engn Lab RF Integrat & Micropac, Nanjing, Peoples R China
[3] Nanjing Univ Posts & Telecommun, Coll Integrated Circuit Sci & Engn, Nanjing 210023, Peoples R China
基金
中国国家自然科学基金;
关键词
design; electric fields; semiconductor device breakdown; semiconductor devices; field plate; automatic optimization; breakdown voltage; simulated annealing algorithm; OPTIMIZATION; VOLTAGE; MODEL;
D O I
10.1049/pel2.12658
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Field plate (FP) technology has been widely used due to its simple structure and process compatibility. Through introducing the interface charge to suppress the electric field peak at the junction region, the breakdown performance can be improved. However, designing an appropriate FP for semiconductor power devices is challenging and time-consuming. In this paper, the authors propose a fully automated FP optimal design method based on simulated annealing algorithm (SA) for silicon on insulator lateral double-diffused metal oxide semiconductor. By using an automatic iterative process to obtain the minimum value of the objective function, the parameters related to the FP can be effectively provided. Numerical results show that when the breakdown occurs at the N+N or PN junction, the breakdown voltage can be optimized by an average of 18.6% and 45.5%, respectively. Moreover, compared with the existing methods, the proposed approach is highly efficient with a runtime that does not exceed 12 s. The authors believe that this method can greatly accelerate the power device design process. In this paper, an automatic optimal design method for field plate (FP) in silicon on insulator lateral double-diffused metal oxide semiconductor using simulated annealing algorithm is proposed. For a given device structure, the framework can automatically design the FP geometry parameters within the definite range that maximizes the device breakdown voltage without human intervention. Meanwhile, the optimization process can be finished in a few seconds. image
引用
收藏
页码:487 / 493
页数:7
相关论文
共 50 条
  • [21] New super junction lateral double-diffused metal-oxide-semiconductor field-effect transistor with the P covered layer
    Li Chun-Lai
    Duan Bao-Xing
    Ma Jian-Chong
    Yuan Song
    Yang Yin-Tang
    ACTA PHYSICA SINICA, 2015, 64 (16)
  • [22] Analysis of postirradiation annealing of n-channel power vertical double-diffused metal-oxide-semiconductor transistors
    Ristic, GS
    Pejovic, MM
    Jaksic, AB
    JOURNAL OF APPLIED PHYSICS, 2000, 87 (07) : 3468 - 3477
  • [24] Hot-carrier-induced linear drain current and threshold voltage degradation for thin layer silicon-on-insulator field P-channel lateral double-diffused metal-oxide-semiconductor
    Zhou, Xin
    Qiao, Ming
    He, Yitao
    Li, Zhaoji
    Zhang, Bo
    APPLIED PHYSICS LETTERS, 2015, 107 (20)
  • [25] Si/SiC heterojunction lateral double-diffused metal oxide semiconductor field effect transistor with breakdown point transfer (BPT) terminal technology
    Duan, Baoxing
    Huang, Yunjia
    Xing, Jingyu
    Yang, Yintang
    MICRO & NANO LETTERS, 2019, 14 (10) : 1092 - 1095
  • [26] A simple method to analyze the electrical properties of high power lateral double-diffused metal-oxide-semiconductor transistors
    Huang, TY
    Gong, J
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS, 1999, 38 (2B): : L170 - L173
  • [27] Novel Si/SiC heterojunction lateral double-diffused metal–oxide semiconductor field-effect transistor with p-type buried layer breaking silicon limit
    段宝兴
    黄鑫
    宋海涛
    王彦东
    杨银堂
    Chinese Physics B, 2021, 30 (04) : 700 - 704
  • [28] Dual-gate lateral double-diffused metal—oxide semiconductor with ultra-low specific on-resistance
    范杰
    汪志刚
    张波
    罗小蓉
    Chinese Physics B, 2013, 22 (04) : 531 - 536
  • [29] Analysis of Hot Carrier Degradation of Lateral Double-Diffused Metal-Oxide-Semiconductor under Gate Pulse Stress
    Furuya, Keiichi
    Nitta, Tetsuya
    Katayama, Toshiharu
    Hatasako, Kenichi
    Kuroi, Takashi
    Maegawa, Shigeto
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2010, 49 (04)
  • [30] Simple method to analyze the electrical properties of high power lateral double-diffused metal-oxide-semiconductor transistors
    Natl Tsing Hua Univ, Hsinchu, Taiwan
    Jpn J Appl Phys Part 2 Letter, 2 B (L170-L173):