Novel design of power-efficient quaternary logic gates using CNTFET

被引:1
|
作者
Paul, Anisha [1 ]
Pradhan, Buddhadev [1 ]
机构
[1] Techno India Univ, Dept Elect & Commun Engn, Kolkata, India
关键词
CNTFET; HSPICE; quaternary logic; PTL; logic gates; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; ENERGY-EFFICIENT; NOISE MARGIN; FULL ADDER; CIRCUITS; ROBUST;
D O I
10.1080/00207217.2023.2210300
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents novel power-efficient designs of quaternary logic gates like Quaternary Minimum (QMIN) and Quaternary Maximum (QMAX), Standard Quaternary Inverter (SQI), Standard Quaternary NAND (SQNAND), Standard Quaternary NOR (SQNOR) and Standard Quaternary XOR (SQXOR) using Carbon Nanotube Field Effect Transistor (CNTFET). The designs are based on Pass Transistor Logic (PTL) and use only three types of Carbon Nanotube (CNT) diameters 0.626 nm, 1.018 nm, and 2.27 nm, which lead to lower fabrication costs and enhanced manufacturability when compared to the state-of-the-art designs. The designs are simulated in HSPICE with a 32 nm CNTFET model provided by Stanford University, and the average power and maximum propagation delay obtained from the simulation results are compared with other existing designs. It shows that the proposed designs require 75% to 90% less power and they achieve 73% to 91% less Power Delay Product (PDP) than the latest designs.
引用
收藏
页码:1054 / 1076
页数:23
相关论文
共 50 条
  • [41] A Power-efficient Hybrid Architecture Design for Image Recognition using CNNs
    Choi, Jinhang
    Srinivasa, Srivatsa Rangachar
    Tanabe, Yasuki
    Sampson, Jack
    Narayanan, Vijaykrishnan
    2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, : 22 - 27
  • [42] Dedicated hardware design for efficient quantum computations using classical logic gates
    Nedjah, Nadia
    Raposo, Sergio
    Mourelle, Luiza de Macedo
    JOURNAL OF SUPERCOMPUTING, 2024, 80 (05): : 7028 - 7070
  • [43] Power-Efficient Reversible Logic Design of S-Box for N-Bit AES
    Hongal, Rohini
    Kolhar, Rohit
    Shettar, R. B.
    INTELLIGENT COMPUTING AND COMMUNICATION, ICICC 2019, 2020, 1034 : 251 - 267
  • [44] Power-Efficient Approach to Optimize SHA-256 Bit Using Reversible Logic
    Rohini, S. H.
    Nischal, G.
    Shettar, Rajashekar B.
    COMPUTING AND NETWORK SUSTAINABILITY, 2019, 75
  • [45] Power-Efficient Accelerator Design for Neural Networks Using Computation Reuse
    Yasoubi, Ali
    Hojabr, Reza
    Modarressi, Mehdi
    IEEE COMPUTER ARCHITECTURE LETTERS, 2017, 16 (01) : 72 - 75
  • [46] Energy Efficient Logic Gates Using Subthreshold Adiabatic Logic
    Kalyani, P.
    Kumar, P. Satish
    Sekhar, P. Chandra
    2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 3, 2015, : 219 - 224
  • [47] Green Router: Power-Efficient Router Design
    Kai, Yi
    Liu, Bin
    Lu, Jianyuan
    PROCEEDINGS OF INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY (CSAIT 2013), 2014, 255 : 197 - 204
  • [48] Robust Design of Power-Efficient VLSI Circuits
    Pedram, Massoud
    ISPD 11: PROCEEDINGS OF THE 2011 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2011, : 1 - 1
  • [49] Proposed 3.5 μW CNTFET-MOSFET hybrid CSVCO for power-efficient gigahertz applications
    Ghanbari Khorram, Hamidreza
    Kokabi, Alireza
    CIRCUIT WORLD, 2020, 46 (03) : 193 - 202
  • [50] A novel power-efficient IC test scheme
    Deng, Ding
    Chen, Xiaowen
    Guo, Yang
    IEICE ELECTRONICS EXPRESS, 2017, 14 (13):