Novel design of power-efficient quaternary logic gates using CNTFET

被引:1
|
作者
Paul, Anisha [1 ]
Pradhan, Buddhadev [1 ]
机构
[1] Techno India Univ, Dept Elect & Commun Engn, Kolkata, India
关键词
CNTFET; HSPICE; quaternary logic; PTL; logic gates; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; ENERGY-EFFICIENT; NOISE MARGIN; FULL ADDER; CIRCUITS; ROBUST;
D O I
10.1080/00207217.2023.2210300
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents novel power-efficient designs of quaternary logic gates like Quaternary Minimum (QMIN) and Quaternary Maximum (QMAX), Standard Quaternary Inverter (SQI), Standard Quaternary NAND (SQNAND), Standard Quaternary NOR (SQNOR) and Standard Quaternary XOR (SQXOR) using Carbon Nanotube Field Effect Transistor (CNTFET). The designs are based on Pass Transistor Logic (PTL) and use only three types of Carbon Nanotube (CNT) diameters 0.626 nm, 1.018 nm, and 2.27 nm, which lead to lower fabrication costs and enhanced manufacturability when compared to the state-of-the-art designs. The designs are simulated in HSPICE with a 32 nm CNTFET model provided by Stanford University, and the average power and maximum propagation delay obtained from the simulation results are compared with other existing designs. It shows that the proposed designs require 75% to 90% less power and they achieve 73% to 91% less Power Delay Product (PDP) than the latest designs.
引用
收藏
页码:1054 / 1076
页数:23
相关论文
共 50 条
  • [31] A Novel CNTFET-Based Ternary Logic Gate Design
    Lin, Sheng
    Kim, Yong-Bin
    Lombardi, Fabrizio
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 435 - 438
  • [32] Design of a novel CNTFET-based reconfigurable logic gate
    Liu, J.
    O'Connor, I.
    Navarro, D.
    Gaffiot, F.
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2007, : 285 - +
  • [33] DESIGN OF LOW POWER SCHMITT TRIGGER LOGIC GATES USING VTCMOS
    Kadu, Anup W.
    Kalbande, Monica
    PROCEEDINGS OF 2016 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2016,
  • [34] Design of an Efficient CNTFET using Optimum Number of CNT in Channel Region for Logic Gate Implementation
    Sahoo, Rasmita
    Sahoo, S. K.
    Sankisa, Krishna Chaitanya
    2015 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURE, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2015,
  • [35] CNTFET-Based Design of a High-Efficient Full Adder Using XOR Logic
    Hatefinasab, Seyedehsomayeh
    JOURNAL OF NANO- AND ELECTRONIC PHYSICS, 2016, 8 (04)
  • [36] A novel design of AND and OR optical logic gates using Silicon On insulator material
    Vilpara, Anjana
    Sorathiya, Vishal
    2015 TWELFTH INTERNATIONAL CONFERENCE ON WIRELESS AND OPTICAL COMMUNICATIONS NETWORKS (WOCN), 2015,
  • [37] Low leakage domino logic circuit for wide fan-in gates using CNTFET
    Garg, Sandeep
    Gupta, Tarun K.
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (02) : 163 - 173
  • [38] Design of Low Power Multiplier Using CNTFET
    Somineni, Rajendra Prasad
    Jaweed, Shaik Mohammed
    2017 7TH IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2017, : 556 - 559
  • [39] NOVEL TERNARY LOGIC GATES DESIGN IN NANOELECTRONICS
    Etezadi, Sajjad
    Hosseini, Seied Ali
    ADVANCES IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2019, 17 (03) : 294 - 305
  • [40] Dedicated hardware design for efficient quantum computations using classical logic gates
    Nadia Nedjah
    Sérgio Raposo
    Luiza de Macedo Mourelle
    The Journal of Supercomputing, 2024, 80 : 7028 - 7070