A New Low Complexity Bit-truncation Based Motion Estimation and Its Efficient VLSI Architecture

被引:0
作者
Vittapu, Sravan K. [1 ]
Kundu, Souvik [1 ]
Chatterjee, Sumit K. [1 ]
机构
[1] Birla Inst Technol & Sci, Dept EEE, Hyderabad Campus, Secunderabad 500078, Telangana, India
关键词
Bit truncation; Diamond-search; Gray-coded bit-plane matching; Motion estimation; PERFORMANCE HARDWARE ARCHITECTURES; 2-BIT TRANSFORM; ALGORITHM; HEVC;
D O I
10.1080/03772063.2021.1965040
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new motion estimation method and its hardware implementation are presented in this paper. In this method, all the frames are firstly gray coded. After that, the two most significant bits from the current frame and reference frame are used to compute the motion vector. Besides, a diamond search algorithm is used in place of the full-search algorithm. The motion estimation scheme proposed in the present paper is also verified to work on various standard video sequences. The experimental results thus obtained show that the proposed algorithm has an excellent balance of performance and computational complexity. External memory access has been reduced drastically by incorporating search pixel reuse. The resulting architecture is simple in terms of the hardware cost and power requirements while being faster than a recently reported similar architecture. The proposed architecture requires less hardware than comparable systems without compromising performance. The proposed architecture is therefore suited to be used in portable consumer electronic devices with real-time video applications in which power consumption is a concern.
引用
收藏
页码:5539 / 5548
页数:10
相关论文
共 22 条
  • [1] High Performance Hardware Architectures for One Bit Transform Based Single and Multiple Reference Frame Motion Estimation
    Akin, Abdulkadir
    Sayilar, Gokhan
    Hamzaoglu, Ilker
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2010, 56 (02) : 1144 - 1152
  • [2] High Performance Hardware Architectures for One Bit Transform Based Motion Estimation
    Akin, Abdulkadir
    Dogan, Yigit
    Hamzaoglu, Ilker
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2009, 55 (02) : 941 - 949
  • [3] Truncated Gray-Coded Bit-Plane Matching Based Motion Estimation and its Hardware Architecture
    Celebi, Anil
    Akbulut, Orhan
    Urhan, Oguzhan
    Ertuerk, Sarp
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2009, 55 (03) : 1530 - 1536
  • [4] Selective Gray-Coded Bit-Plane-Based Two-Bit Transform and Its Efficient Hardware Architecture for Low-Complexity Motion Estimation
    Celebi, Aysun Tasyapi
    Yavuz, Seda
    Celebi, Anil
    Urhan, Oguzhan
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2018, 64 (03) : 259 - 266
  • [5] Chakrabarti I, 2015, STUD COMPUT INTELL, V590, P1, DOI 10.1007/978-3-319-14376-7
  • [6] Chatterjee S., 2019, P 2019 8 INT C POWER, P1, DOI [10.1109/ICPS48983.2019.9067700, DOI 10.1109/ICPS48983.2019.9067700]
  • [7] Fast algorithm and architecture design of low-power integer motion estimation for H.264/AVC
    Chen, Tung-Chien
    Chen, Yu-Han
    Tsai, Sung-Fang
    Chien, Shao-Yi
    Chen, Liang-Gee
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2007, 17 (05) : 568 - 577
  • [8] Multiplication-free one-bit transform for low-complexity block-based motion estimation
    Ertuerk, Sarp
    [J]. IEEE SIGNAL PROCESSING LETTERS, 2007, 14 (02) : 109 - 112
  • [9] Two-bit transform for binary block motion estimation
    Ertürk, A
    Ertürk, S
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2005, 15 (07) : 938 - 946
  • [10] Subjective Evaluation of HEVC and AVC/H.264 in Mobile Environments
    Garcia, Ray
    Kalva, Hari
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2014, 60 (01) : 116 - 123