Control Development and Fault Current Commutation Test for the EDISON Hybrid Circuit Breaker

被引:23
作者
He, Yuchen [1 ]
Yang, Qichen [1 ]
Li, Yuan [1 ]
Kim, Sanghun [1 ]
Peng, Fang Zheng [1 ]
Bosworth, Matthew [1 ]
Wang, Lu [4 ]
Jin, Zhiyang [2 ]
Shi, Yanjun [5 ]
Bonaventura, Nash [1 ]
Steurer, Michael [1 ]
Xu, Chunmeng [3 ]
Graber, Lukas [2 ]
机构
[1] Florida State Univ, Ctr Adv Power Syst, Tallahassee, FL 32310 USA
[2] Georgia Inst Technol, Dept Elect & Comp Engn, Atlanta, GA 30332 USA
[3] ABB Corp Res, Raleigh, NC 27606 USA
[4] Infineon Technologies Amer Corp, El Segundo, CA 90245 USA
[5] Tesla, Palo Alto, CA 94304 USA
关键词
Controller hardware-in-the-loop (CHIL); dc circuit breaker; finite-state-machine (FSM); medium-voltage direct-current (MVdc) system; VOLTAGE; IGBT; DESIGN;
D O I
10.1109/TPEL.2023.3262605
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The dc circuit breaker is an indispensable building block for dc network systems. Hybrid circuit breakers that combine mechanical and solid-state switches have more potential to be utilized in dc distribution networks because of their lower conduction losses and fast interrupt speed. The efficient energy dc interrupter with surge protection (EDISON) removes any solid-state circuit in the main current path, thereby substantially reducing the conduction losses during normal operations. However, it requires a dedicated control with fast dynamics because any false triggering of the mechanical switch or solid-state switches of the breaker would lead to a commutation failure and a potential unquenchable arc. This article proposes an FSM-based control scheme that guarantees the accurate and fast control response during a fault event. Due to this fast response requirement, a dual-core-CPU-based control architecture is applied featuring parallel taskings and negligible communication delays between the two cores. Furthermore, a control-law accelerator is employed to further reduce the latency of the program execution by 33%. The controller hardware-in-the-loop (CHIL) model of the EDISON breaker is implemented in OPAL-RT to verify the control scheme and derisk the prototype test. A fifth-order RLC network is developed to characterize the mechanical switch behavior such that the hybrid circuit model can be simulated in the CHIL solely by circuit components. Finally, the proposed control scheme is implemented and validated in a prototype test with a 3 kA interrupting current and a 60 A/mu s current commutation rate.
引用
收藏
页码:8851 / 8865
页数:15
相关论文
共 50 条
  • [41] A new hybrid medium voltage breaker for DC interruption or AC fault current limitation
    Liljestrand, Lars
    Jonsson, Lars
    Backman, Magnus
    Riva, Marco
    [J]. 2016 18TH EUROPEAN CONFERENCE ON POWER ELECTRONICS AND APPLICATIONS (EPE'16 ECCE EUROPE), 2016,
  • [42] 4-Pole Hybrid HVDC Circuit Breaker for Pole-to-Pole (PTP) Fault Protection
    Kim, Geon
    Park, Jin Hyo
    Kim, Dong Yeong
    Kim, Su Yeon
    Kim, Tae-Hoon
    Jang, Han Seung
    Lee, Young-Woo
    Lee, Myoung Jin
    [J]. IEEE ACCESS, 2022, 10 : 39789 - 39799
  • [43] Novel hybrid fault current limiter with hybrid resonant breaker in multi-terminal HVDC transmission system
    Ludin, Gul Ahmad
    Zeerak, Hashmatullah
    Tayyab, Qudratullah
    Irshad, Ahmad Shah
    Matayoshi, Hidehito
    Prabaharan, Natarajan
    Rasooli, Abdullelah
    Senjyu, Tomonobu
    [J]. ELECTRIC POWER SYSTEMS RESEARCH, 2023, 221
  • [44] New thyristor-based hybrid DC circuit breaker with reverse injection of resonant current
    Jee-Yoon Cha
    Eui-Jae Lee
    Byeol Han
    Kyo-Beum Lee
    Byung-Moon Han
    [J]. Journal of Power Electronics, 2022, 22 : 1836 - 1847
  • [45] Modular cascaded multi-port DC circuit breaker with fault current-limiting capability
    Ding, Can
    Li, Kaiming
    Yuan, Zhao
    Pu, Guang
    [J]. JOURNAL OF POWER ELECTRONICS, 2024, 24 (03) : 436 - 447
  • [46] New thyristor-based hybrid DC circuit breaker with reverse injection of resonant current
    Cha, Jee-Yoon
    Lee, Eui-Jae
    Han, Byeol
    Lee, Kyo-Beum
    Han, Byung-Moon
    [J]. JOURNAL OF POWER ELECTRONICS, 2022, 22 (11) : 1836 - 1847
  • [47] Modular cascaded multi-port DC circuit breaker with fault current-limiting capability
    Can Ding
    Kaiming Li
    Zhao Yuan
    Guang Pu
    [J]. Journal of Power Electronics, 2024, 24 : 436 - 447
  • [48] SF6passive resonance DC circuit breaker combined with a superconducting fault current limiter
    Xiang, Bin
    Cheng, Nuo
    Yang, Kun
    Liu, Zhiyuan
    Geng, Yingsan
    Wang, Jianhua
    Yanabu, Satoru
    [J]. IET GENERATION TRANSMISSION & DISTRIBUTION, 2020, 14 (14) : 2869 - 2878
  • [49] Coupled Inductor-Based Zero Current Switching Hybrid DC Circuit Breaker Topologies
    Ray, Anindya
    Rajashekara, Kaushik
    Banavath, Satish Naik
    Pramanick, Sumit Kumar
    [J]. IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2019, 55 (05) : 5360 - 5370
  • [50] Thyristor based hybrid arc-less high voltage direct current circuit breaker
    Zhou, Wandi
    Wei, Xiaoguang
    Gao, Chong
    Luo, Xiang
    Cao, Junzheng
    [J]. Zhongguo Dianji Gongcheng Xuebao/Proceedings of the Chinese Society of Electrical Engineering, 2014, 34 (18): : 2990 - 2996