Layout-Dominated Dynamic Current Balancing Analysis of Multichip SiC Power Modules Based on Coupled Parasitic Network Model

被引:11
作者
Ge, Yuxin [1 ]
Wang, Zhiqiang [1 ]
Yang, Yayong [1 ]
Qian, Cheng [1 ]
Xin, Guoqing [1 ]
Shi, Xiaojie [1 ]
机构
[1] Huazhong Univ Sci & Technol, Sch Elect & Elect Engn, Wuhan 430074, Peoples R China
基金
中国国家自然科学基金;
关键词
Multichip modules; Layout; Silicon carbide; Inductance; Mathematical models; Switches; MOSFET; Coupled parasitic network model; dynamic current balancing; multichip SiC power modules; package layout; SOURCE INDUCTANCE; HIGH-FREQUENCY; INVERTER;
D O I
10.1109/TPEL.2022.3207821
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multichip silicon carbide (SiC) power modules with Kelvin-source connections are commonly used in applications requiring large capacity. As a result of the parasitic effect induced by the interconnections in module packaging, the dynamic current mismatch among paralleled dies limits the available capacity of power modules. This article presents a general analysis on the mechanism of layout-dominated dynamic current balancing in multichip SiC power modules, utilizing a coupled parasitic network model. Focusing on the interrelation of parasitic parameters in the power module, a coupled parasitic network model is developed specially for switching transients, and the dynamic current balancing equations are derived. For the multichip power modules with two different layouts, the parasitic parameters pertaining to the proposed model are extracted by the finite-element analysis (FEA). The acquired parasitic parameters considering magnetic coupling are utilized to calculate and verify the dynamic current balancing equations. Moreover, based on these parasitic parameters, the electromagnetic coupling simulation is performed to evaluate the dynamic current sharing. Furthermore, for the validation of the proposed model and equations, experiments are conducted with the fabricated power module prototypes.
引用
收藏
页码:2240 / 2251
页数:12
相关论文
共 27 条
[11]   Influences of Device and Circuit Mismatches on Paralleling Silicon Carbide MOSFETs [J].
Li, Helong ;
Munk-Nielsen, Stig ;
Wang, Xiongfei ;
Maheshwari, Ramkrishan ;
Beczkowski, Szymon ;
Uhrenfeldt, Christian ;
Franke, W. -Toke .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2016, 31 (01) :621-634
[12]   EM-Electrothermal Analysis of Semiconductor Power Modules [J].
Li, Xiang ;
Li, Daohui ;
Qi, Fang ;
Packwood, Matthew ;
Luo, Haoze ;
Wang, Yangang ;
Dai, Xiaoping ;
Luo, Haihui ;
Liu, Guoyou .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2019, 9 (08) :1495-1503
[13]  
Merienne F, 1996, IEEE POWER ELECTRON, P1743, DOI 10.1109/PESC.1996.548816
[14]  
Mouawad B, 2018, 2018 1ST WORKSHOP ON WIDE BANDGAP POWER DEVICES AND APPLICATIONS IN ASIA (WIPDA ASIA), P176, DOI 10.1109/WiPDAAsia.2018.8734672
[15]  
Paul ClaytonR., 2011, INDUCTANCE LOOP PART, P195
[16]   Datasheet Driven Switching Loss, Turn-ON/OFF Overvoltage, di/dt, and dv/dt Prediction Method for SiC MOSFET [J].
Qian, Cheng ;
Wang, Zhiqiang ;
Xin, Guoqing ;
Shi, Xiaojie .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2022, 37 (08) :9551-9570
[17]   Present Status and Future Trends in Electric Vehicle Propulsion Technologies [J].
Rajashekara, Kaushik .
IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2013, 1 (01) :3-10
[18]  
Scheuermann Uwe, 2008, Engineer IT, P39
[19]   A Semiphysical Semibehavioral Analytical Model for Switching Transient Process of SiC MOSFET Module [J].
Sun, Jianning ;
Yuan, Liqiang ;
Duan, Renzhi ;
Lu, Zixian ;
Zhao, Zhengming .
IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2021, 9 (02) :2258-2270
[20]   A Double-End Sourced Wire-Bonded Multichip SiC MOSFET Power Module With Improved Dynamic Current Sharing [J].
Wang, Miao ;
Luo, Fang ;
Xu, Longya .
IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2017, 5 (04) :1828-1836