Performance-drivenWire Sizing for Analog Integrated Circuits

被引:0
作者
Li, Yaguang [1 ]
Lin, Yishuang [1 ]
Madhusudan, Meghna [2 ]
Sharma, Arvind [2 ]
Sapatnekar, Sachin [2 ]
Harjani, Ramesh [2 ]
Hu, Jiang [1 ]
机构
[1] Texas A&M Univ, Wisenbaker Engn Bldg 3128,188 Bizzell St, College Stn, TX 77843 USA
[2] Univ Minnesota, 4-174 Keller Hall,200 Union St SE, Minneapolis, MN 55455 USA
关键词
Machine learning; analog circuit design automation; wire sizing; OPTIMIZATION; GENERATION; ALGORITHM; DESIGN;
D O I
10.1145/3559542
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Analog IC performance has a strong dependence on interconnect RC parasitics, which are significantly affected by wire sizes in recent technologies, where minimum-width wires have high resistance. However, performance-driven wire sizing for analog ICs has received very little research attention. In order to fill this void, we develop several techniques to facilitate an end-to-end automatic wire sizing approach. They include a circuit performance model based on customized graph neural network (GNN) and two optimization techniques: one using Bayesian optimization accelerated by the GNN model, and the other based on TensorFlow training. Experimental results show that our technique can achieve 11% circuit performance improvement or 8.7x speedup compared to a conventional Bayesian optimization method.
引用
收藏
页数:23
相关论文
共 50 条
  • [1] Abadi M., 2016, arXiv, DOI 10.48550/arXiv.1603.04467
  • [2] Aitken R., 2014, Proc. ACM International Symposium on Physical Design, P65
  • [3] WiCkeD: Analog circuit synthesis incorporating mismatch
    Antreich, K
    Eckmueller, J
    Graeb, H
    Pronath, M
    Schenkel, F
    Schwencker, R
    Zizala, S
    [J]. PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, : 511 - 514
  • [4] CIRCUIT ANALYSIS AND OPTIMIZATION DRIVEN BY WORST-CASE DISTANCES
    ANTREICH, KJ
    GRAEB, HE
    WIESER, CU
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1994, 13 (01) : 57 - 71
  • [5] Bhattacharya S, 2005, DES AUT CON, P644
  • [6] A LIMITED MEMORY ALGORITHM FOR BOUND CONSTRAINED OPTIMIZATION
    BYRD, RH
    LU, PH
    NOCEDAL, J
    ZHU, CY
    [J]. SIAM JOURNAL ON SCIENTIFIC COMPUTING, 1995, 16 (05) : 1190 - 1208
  • [7] Carbonell J. G., 2005, GAUSSIAN PROCESSES M
  • [8] CHARBON E, 1993, 1993 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, P408, DOI 10.1109/ICCAD.1993.580089
  • [9] Optimal wire-sizing formula under the Elmore delay model
    Chen, CP
    Chen, YP
    Wong, WF
    [J]. 33RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 1996, 1996, : 487 - 490
  • [10] Chi HY, 2018, ASIA S PACIF DES AUT, P482, DOI 10.1109/ASPDAC.2018.8297370