Partially Extended Germanium Source DG-TFET: Design, Analysis, and Optimization for Enhanced Digital and Analog/RF Parameters

被引:6
作者
Singh, Omendra Kr [1 ]
Dhandapani, Vaithiyanathan [1 ]
Kaur, Baljit [1 ]
机构
[1] Natl Inst Technol, Delhi, India
关键词
Band-to-band tunneling (BTBT); Subthreshold swing (SS); Tunnel field-effect transistor (TFET); Ambipolarity; RF performance; Analog and digital applications; Linearity; TUNNEL FET; PERFORMANCE; BANDGAP; SI;
D O I
10.1007/s12633-022-02112-9
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
Tunnel field-effect transistors have demonstrated a predominant performance in the field of semiconductors. However, low drive current and ambipolarity are major challenges for TFETs. To overcome these challenges, a Partially Extended Germaniumn source DG-TFET (PEGeDG-TFET) is proposed. This PEGeDG-TFET structure has a partially extended Ge source under the gate below the Si-epitaxial layer to improve vertical tunneling, using the overlap area concept and pocket layer to enhance lateral tunneling along with suppressed Short-Channel effect. After scaling the transistor dimension up to 40%, the proposed device performance is not only retained but greatly improved by device engineering techniques. Further, a complete metal gate contact is deployed over the Si-epi layer length and overlapping the source metal-contact over oxide width touching Si-epi layer width. The proposed device study reveals the impact of source length, dielectric material, and oxide thickness variation. It also comprehends the impact of Ge molar fraction on transfer characteristics, transconductance, RF parameters (f(t),GBP, etc). Further, the Linearity analysis in Si1-xGex source in PEDG-TFET with x varying from 0 to 1.The proposed device claims I-ON to be 3.2 mA/um, I-OFF = 3.21 x 10(-17) A/um with an I-ON/I-OFF ratio of 9.6 x 10(13) along with enhanced transconductance, cut-off frequency, and gain-bandwidth product. The potential of the proposed device for digital logic applications are examined for the worst case (equal source and drain doping), and it is demonstrated in this work along with Analog/RF applications.
引用
收藏
页码:1475 / 1490
页数:16
相关论文
共 51 条
[1]   Impact of Gate-Source Overlap on the Device/Circuit Analog Performance of Line TFETs [J].
Acharya, Abhishek ;
Solanki, A. B. ;
Glass, S. ;
Zhao, Q. T. ;
Anand, Bulusu .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (09) :4081-4086
[2]  
Alassery Fawaz SS, 2022, SILICON-NETH, DOI [10.1007/s12633-021-01647-7, DOI 10.1007/S12633-021-01647-7]
[3]   A High-Performance Inverted-C Tunnel Junction FET With Source-Channel Overlap Pockets [J].
Ashita ;
Loan, Sajad A. ;
Rafat, Mohammad .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (02) :763-768
[4]   Design and analysis of electrostatic doped tunnel CNTFET for various process parameters variation [J].
Bala, Shashi ;
Khosla, Mamta .
SUPERLATTICES AND MICROSTRUCTURES, 2018, 124 :160-167
[5]   Realizing Logic Functions Using Single Double-Gate Tunnel FETs: A Simulation Study [J].
Banerjee, Saptak ;
Garg, Shelly ;
Saurabh, Sneh .
IEEE ELECTRON DEVICE LETTERS, 2018, 39 (05) :773-776
[6]   Scaling the vertical tunnel FET with tunnel bandgap modulation and gate workfunction engineering [J].
Bhuwalka, KK ;
Schulze, J ;
Eisele, I .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (05) :909-917
[7]   Improved Subthreshold and Output Characteristics of Source-Pocket Si Tunnel FET by the Application of Laser Annealing [J].
Chang, Hsu-Yu ;
Adams, Bruce ;
Chien, Po-Yen ;
Li, Jiping ;
Woo, Jason C. S. .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (01) :92-96
[8]   Extended Gate to source overlap Heterojunction Vertical TFET: Design, analysis, and optimization with process parameter variations [J].
Chawla, Tulika ;
Khosla, Mamta ;
Raj, Balwinder .
MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2022, 145
[9]   Analog/RF Performance of T-Shape Gate Dual-Source Tunnel Field-Effect Transistor [J].
Chen, Shupeng ;
Liu, Hongxia ;
Wang, Shulong ;
Li, Wei ;
Wang, Xing ;
Zhao, Lu .
NANOSCALE RESEARCH LETTERS, 2018, 13
[10]   Symmetric U-Shaped Gate Tunnel Field-Effect Transistor [J].
Chen, Shupeng ;
Wang, Shulong ;
Liu, Hongxia ;
Li, Wei ;
Wang, Qianqiong ;
Wang, Xing .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (03) :1343-1349