Segment Reduction-Based Space Vector Pulse Width Modulation for a Three-Phase F-Type Multilevel Inverter with Reduced Harmonics and Switching States

被引:1
作者
Madhavan, Meenakshi [1 ]
Nallaperumal, Chellammal [1 ]
Hossain, Md. Jahangir [2 ]
机构
[1] SRM Inst Sci & Technol, Coll Engn & Technol, Dept Elect & Elect Engn, Chennai 603203, Tamil Nadu, India
[2] Univ Technol Sydney, Sch Elect & Data Engn, Ultimo, NSW 2007, Australia
关键词
F-type three-level inverter; higher-order harmonics; switching losses; segment reduction-based SVPWM; THD; IMPLEMENTATION; PWM; TOPOLOGIES; ALGORITHM; STRATEGY;
D O I
10.3390/electronics12194035
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
An improved segment reduction-based space vector pulse width modulation (SVPWM) for an F-type three-level inverter (FT2LI) is presented in this article. The proposed SVPWM algorithm decreases the additional switching state transition of each triangle with the application of an improved nine- and three-segment reduction switching strategy. The main feature of the segment reduction technique is that it eliminates second-order harmonics in the inverter output side with good total harmonic distortion (THD), low switching losses, and minimum filter requirements when compared with carrier-based PWM (CBPWM) techniques such as multi-carrier sine PWM (MC-SPWM), sixty-degree PWM (60 degrees PWM), and switching frequency optimal PWM (SFO PWM). The proposed modulation algorithm for FT2LI is implemented on the MATLAB/Simulink platform. The performance of the proposed segment reduction-based SVPWM algorithm is tested experimentally on an FT2LI at various amplitude and frequency modulation indices, and the experimental results are verified with the simulation results. Additionally, a comparative analysis carried out to study the relationship between the segment reduction-based SVPWM and CBPWM techniques inferred that the suggested segment reduction-based SVPWM algorithms can optimize high-order harmonic distributions and have a minimum computational burden.
引用
收藏
页数:21
相关论文
共 35 条
  • [21] Space Vector Pulse Width Modulation with Reduced Common Mode Voltage and Current Losses for Six-Phase Induction Motor Drive with Three-Level Inverter
    Zandzadeh, M. J.
    Saniei, M.
    Kianinezhad, R.
    INTERNATIONAL JOURNAL OF ENGINEERING, 2020, 33 (04): : 586 - 597
  • [22] Optimal space vector pulse width modulation strategy of neutral point clamped three-level inverter for output current ripple reduction
    Chen, Wei
    Dai, Wenkai
    Wang, Zhiqiang
    Zhang, Guozheng
    Yan, Yan
    Xia, Changliang
    IET POWER ELECTRONICS, 2017, 10 (12) : 1638 - 1646
  • [23] Simulation Analysis of Three Level Diode Clamped Multilevel Inverter Fed PMSM Drive Using Carrier Based Space Vector Pulse Width Modulation (CB-SVPWM)
    Shriwastava, R. G.
    Daigavane, M. B.
    Daigavane, P. M.
    PROCEEDINGS OF INTERNATIONAL CONFERENCE ON COMMUNICATION, COMPUTING AND VIRTUALIZATION (ICCCV) 2016, 2016, 79 : 616 - 623
  • [24] The Optimized Adaptive Space Vector Pulse Width Modulation for Four Switch Three Phase Inverter under DC Link Voltage Ripple Condition
    Lee, Hong Hee
    Phan Quoc Dzung
    Le Dinh Khoa
    Le Minh Phuong
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 679 - +
  • [25] Performance Analysis of a Three-to-Five Phase Dual Matrix Converter Based on Space Vector Pulse Width Modulation
    Rahman, Khaliqur
    Iqbal, Atif
    Al-Hitmi, Mohammed A.
    Dordevic, Obrad
    Ahmad, Salman
    IEEE ACCESS, 2019, 7 : 12307 - 12318
  • [26] Switching Loss Reduction in the Three-Phase Quasi-Z-Source Inverters Utilizing Modified Space Vector Modulation Strategies
    Abdelhakim, Ahmed
    Davari, Pooya
    Blaabjerg, Frede
    Mattavelli, Paolo
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2018, 33 (05) : 4045 - 4060
  • [27] Gamma Modulation Based Three-Phase Two-Level Voltage Source Inverter For Reduced Switching Losses With Dynamic Load Changes
    Bilal Ahmad Mattoo
    Abdul Hamid Bhat
    Arabian Journal for Science and Engineering, 2024, 49 : 6445 - 6457
  • [28] Reliability evaluation of carrier-based pulse width modulated three-level F-type neutral point clamped inverter with power loss analysis
    Roy, Priyankar
    Kurre, Manish
    Charan Nannam, Hari
    Banerjee, Atanu
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2024, 52 (01) : 162 - 187
  • [29] Space Vector Modulation Scheme for Three-Phase Single-Stage SEPIC-Based Grid-Connected Differential Inverter
    Shawky, Ahmed
    Aly, Mokhtar
    Ahmed, Emad M.
    Kouro, Samir
    Rodriguez, Jose
    IECON 2021 - 47TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2021,
  • [30] Pulse Width Modulation-Based Common-Mode Noise Source Characterization of Three-Phase Two-Level Split-Source Inverter
    Hassan, M. S.
    Shoyama, Masahito
    2019 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2019, : 2867 - 2872