Design of High-Speed, Low-Power Sensing Circuits for Nano-Scale Embedded Memory

被引:0
作者
Lee, Sangheon [1 ]
Park, Gwanwoo [1 ]
Jeong, Hanwool [1 ,2 ]
机构
[1] Kwangwoon Univ, Dept Elect Engn, Seoul 01897, South Korea
[2] Articron Inc, Ansan 15588, South Korea
关键词
static random-access memory; sensing circuit; offset voltage; COMPUTE-IN-MEMORY; SUBTHRESHOLD SRAM; AMPLIFIER; OFFSET; CANCELLATION; BITLINE; MACRO; YIELD; ARRAY; CMOS;
D O I
10.3390/s24010016
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
This paper comparatively reviews sensing circuit designs for the most widely used embedded memory, static random-access memory (SRAM). Many sensing circuits for SRAM have been proposed to improve power efficiency and speed, because sensing operations in SRAM dominantly determine the overall speed and power consumption of the system-on-chip. This phenomenon is more pronounced in the nanoscale era, where SRAM bit-cells implemented near minimum-sized transistors are highly influenced by variation effects. Under this condition, for stable sensing, the control signal for accessing the selected bit-cell (word-line, WL) should be asserted for a long time, leading to increases in the power dissipation and delay at the same time. By innovating sensing circuits that can reduce the WL pulse width, the sensing power and speed can be efficiently improved, simultaneously. Throughout this paper, the strength and weakness of many SRAM sensing circuits are introduced in terms of various aspects-speed, area, power, etc.
引用
收藏
页数:24
相关论文
共 63 条
  • [2] Fast low-power decoders for RAMs
    Amrutur, BS
    Horowitz, MA
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (10) : 1506 - 1515
  • [3] Variation-Tolerant SRAM Sense-Amplifier Timing Using Configurable Replica Bitlines
    Arslan, Umut
    McCartney, Mark P.
    Bhargava, Mudit
    Li, Xin
    Mai, Ken
    Pileggi, Lawrence T.
    [J]. PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 415 - 418
  • [4] High-Density SRAM Read Access Yield Estimation Methodology
    Baek, Gidong
    Jeong, Hanwool
    [J]. IEEE ACCESS, 2021, 9 : 128288 - 128301
  • [5] Boley J, 2015, INT SYM QUAL ELECT, P1, DOI 10.1109/ISQED.2015.7085369
  • [6] Chang J, 2013, ISSCC DIG TECH PAP I, V56, P316, DOI 10.1109/ISSCC.2013.6487750
  • [7] Chang M.-F., 2007, P 2007 IEEE INT WORK, P57
  • [8] Chen N., 2010, U.S. Patent, Patent No. [12 731 623, 12731623]
  • [9] One-Sided Schmitt-Trigger-Based 9T SRAM Cell for Near-Threshold Operation
    Cho, Keonhee
    Park, Juhyun
    Oh, Tae Woo
    Jung, Seong-Ook
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (05) : 1551 - 1561
  • [10] Dhong S. H., 2005, 2005 IEEE International Solid-State Circuits Conference (IEEE Cat. No. 05CH37636), P486