Optimized MASH-SR Divider Controller for Fractional-N Frequency Synthesizers

被引:2
|
作者
Mai, Dawei [1 ,2 ]
Kennedy, Michael Peter [1 ,2 ]
机构
[1] Univ Coll Dublin, Sch Elect & Elect Engn, Dublin D04 V1W8, Ireland
[2] Microelect Circuits Ctr Ireland MCCI, Dublin D04 V1W8, Ireland
基金
爱尔兰科学基金会;
关键词
Multi-stage noise shaping structure-successive requantizer (MASH-SR) divider controllers; MASH-SQ divider controllers; phase locked loops; phase noise; quantization noise; nonlinearity; spurious tones; SPURIOUS-TONE SUPPRESSION; PHASE NOISE;
D O I
10.1109/TCSI.2022.3230634
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The divider controller in a conventional phase-locked loop fractional- $N$ frequency synthesizer modulates the instantaneous division ratio of the feedback divider. The divider controller is typically a digital circuit that performs quantization of its input signal. Multi-stage noise shaping digital delta-sigma modulators (MASH DDSMs) and successive requantizer (SRs) are two representative divider controller architectures offering lower complexity and better spur performance, respectively. The MASH-SR, as a hybrid of these two classes of divider controllers, can achieve both lower hardware cost than the SR and better performance against spurs than a MASH DDSM. In this work, we present an optimized MASH-SR hybrid and compare the design with its conventional MASH DDSM and SR counterparts.
引用
收藏
页码:1057 / 1070
页数:14
相关论文
共 50 条
  • [42] Behavioral Simulation of Fractional-N PLL Frequency Synthesizers: Phase Approach
    Bruzdzinski, J.
    Gronicz, J.
    Aaltonen, L.
    Halonen, K.
    BEC 2008: 2008 INTERNATIONAL BIENNIAL BALTIC ELECTRONICS CONFERENCE, PROCEEDINGS, 2008, : 121 - 124
  • [43] A modified pulse swallow frequency divider for fractional-N PLL
    Yan, Peihui
    Jiang, Jinguang
    Liu, Jianghua
    Tang, Yanan
    IEICE ELECTRONICS EXPRESS, 2020, 17 (18) : 1 - 5
  • [44] On the analysis of ΔΣ fractional-N frequency synthesizers for high-spectral purity
    De Muer, B
    Steyaert, MSJ
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2003, 50 (11): : 784 - 793
  • [45] Memory-controlled frequency divider for fractional-N synthesisers
    Brennan, P. V.
    Jiang, D.
    Wang, H.
    ELECTRONICS LETTERS, 2006, 42 (21) : 1202 - 1203
  • [46] LOW POWER FRACTIONAL-N FREQUENCY DIVIDER WITH IMPROVED RESOLUTION
    Zackriya, V. Mohammed
    Reuben, John
    Harsh, Ashim
    Kittur, Harish M.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (08)
  • [47] Comparing integer-N and fractional-N synthesizers
    Daly, B
    MICROWAVES & RF, 2001, 40 (09) : 93 - +
  • [48] MASH DDSM-Induced Spurs in a Fractional-N Frequency Synthesizer
    Mai, Dawei
    Dahlan, Adil
    Kennedy, Michael Peter
    2019 26TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2019, : 13 - 16
  • [49] PLL fractional-N synthesizers to 14 GHz
    Microwave Journal, 2009, 52 (09): : 172 - 176
  • [50] The Design of a 5 GHz Programmable Frequency Divider for Fractional-N Frequency Synthesizer
    Chen, Zhongshan
    Tu, Yan
    Feng, Liang
    MATERIAL AND MANUFACTURING TECHNOLOGY II, PTS 1 AND 2, 2012, 341-342 : 623 - +