Investigation on Effect of Interface Trap Charges and Temperature in Gate Overlap Graphene Source Step Shape Double Gate Tunnel FET

被引:2
作者
Saha, Rajesh [1 ]
Goswami, Rupam [2 ]
Hoque, Shanidul [3 ]
机构
[1] Malaviya Natl Inst Technol Jaipur, Dept ECE, Jaipur 302017, Rajasthan, India
[2] Tezpur Univ, Dept ECE, Tezpur 784028, Assam, India
[3] VIT Vellore, Sch Elect Engn, Vellore 632014, Tamil Nadu, India
关键词
ANALOG/RF;
D O I
10.1149/2162-8777/acec10
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This work evaluates the electrical parameters of Gate Overlap Graphene source Step Shape Double Gate TFET (GO-GR-SSDG-TFET) with wide variation in interface trap charges (ITCs) and temperature. Here, both the positive interface charges (PITCs) and negative interface charges (NITCs) along with temperature ranges from 200-500 K on DC, RF/analog and linearity characteristics are analyzed using TCAD Sentaurus Simulator. It is observed that there is improvement (degradation) in current ratio, transconductance, gain, cut-off frequency, and delay with increase (decrease) in PITC (NITC), whereas, opposite trend is realized in terms of linearity parameters. The rise in temperature leads to degradation in subthreshold behaviour due to exponential characteristic of Shockley-Read-Hall (SRH) recombination with temperature. It is also seen that at high temperature there is degradation transconductance, device efficiency, cut-off frequency, current ratio, delay, and temperature sensitivity (S-T) in the proposed TFET. Moreover, the linearity parameters are degraded with rise in temperature. Finally, a comparison table is highlighted in terms of various electrical parameters for proposed TFET with existing data.
引用
收藏
页数:10
相关论文
empty
未找到相关数据