Investigation on Effect of Interface Trap Charges and Temperature in Gate Overlap Graphene Source Step Shape Double Gate Tunnel FET

被引:2
|
作者
Saha, Rajesh [1 ]
Goswami, Rupam [2 ]
Hoque, Shanidul [3 ]
机构
[1] Malaviya Natl Inst Technol Jaipur, Dept ECE, Jaipur 302017, Rajasthan, India
[2] Tezpur Univ, Dept ECE, Tezpur 784028, Assam, India
[3] VIT Vellore, Sch Elect Engn, Vellore 632014, Tamil Nadu, India
关键词
ANALOG/RF;
D O I
10.1149/2162-8777/acec10
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This work evaluates the electrical parameters of Gate Overlap Graphene source Step Shape Double Gate TFET (GO-GR-SSDG-TFET) with wide variation in interface trap charges (ITCs) and temperature. Here, both the positive interface charges (PITCs) and negative interface charges (NITCs) along with temperature ranges from 200-500 K on DC, RF/analog and linearity characteristics are analyzed using TCAD Sentaurus Simulator. It is observed that there is improvement (degradation) in current ratio, transconductance, gain, cut-off frequency, and delay with increase (decrease) in PITC (NITC), whereas, opposite trend is realized in terms of linearity parameters. The rise in temperature leads to degradation in subthreshold behaviour due to exponential characteristic of Shockley-Read-Hall (SRH) recombination with temperature. It is also seen that at high temperature there is degradation transconductance, device efficiency, cut-off frequency, current ratio, delay, and temperature sensitivity (S-T) in the proposed TFET. Moreover, the linearity parameters are degraded with rise in temperature. Finally, a comparison table is highlighted in terms of various electrical parameters for proposed TFET with existing data.
引用
收藏
页数:10
相关论文
共 50 条
  • [1] Analysis on electrical parameters including temperature and interface trap charges in gate overlap Ge source step shape double gate TFET
    Saha, Rajesh
    Goswami, Rupam
    Panda, Deepak Kumar
    MICROELECTRONICS JOURNAL, 2022, 130
  • [2] Investigation of hetero gate oxide hetero stacked triple metal vertical tunnel FET with variable interface trap charges and temperature
    Bharali, Swapna
    Choudhuri, Bijit
    Bhowmick, Brinda
    MICROELECTRONICS JOURNAL, 2024, 143
  • [3] Effect of interface trap charges on the performance of asymmetric dielectric modulated dual short gate tunnel FET
    Pon, Adhithan
    Tulasi, Kuralla Sivanaga Venkata Poorna
    Ramesh, R.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2019, 102 : 1 - 8
  • [4] Impact of Interface Charges on the Performance of Dual Material Double Gate Tunnel FET
    Noor, Samantha Lubaba
    Safa, Samia
    Khan, Md. Ziaur Rahman
    2016 9TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (ICECE), 2016, : 170 - 173
  • [5] Impact of Interface Trap Charges on Performance of Electrically Doped Tunnel FET With Heterogeneous Gate Dielectric
    Venkatesh, Pulimamidi
    Nigam, Kaushal
    Pandey, Sunil
    Sharma, Dheeraj
    Kondekar, Pravin N.
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2017, 17 (01) : 245 - 252
  • [6] Effect of Temperature and Gate Stack on the Linearity and Analog Performance of Double Gate Tunnel FET
    Narang, Rakhi
    Saxena, Manoj
    Gupta, R. S.
    Gupta, Mridula
    TRENDS IN NETWORKS AND COMMUNICATIONS, 2011, 197 : 466 - +
  • [7] Design and Investigation of Gate Overlap Step Shape Double Gate (SSDG) TFET for Photosensing Applications
    Tiwari, Nidhish
    Saha, Rajesh
    Choudhary, Bharat
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2024, 25 (06) : 792 - 800
  • [8] Double gate symmetric tunnel FET: investigation and analysis
    Ramaswamy, Sindhu
    Kumar, M. Jagadesh
    IET CIRCUITS DEVICES & SYSTEMS, 2017, 11 (04) : 365 - 370
  • [9] Performance of Double Gate Tunnel FET Devices with Source Pocket
    Mishra, Varun
    Verma, Yogesh Kumar
    Verma, Prateek Kishor
    Singh, Ningthoujam Qoonand
    Gupta, Santosh Kumar
    ADVANCES IN VLSI, COMMUNICATION, AND SIGNAL PROCESSING, 2020, 587 : 387 - 395
  • [10] Investigation of Reliability Issues in a hybrid Extended Dual Source Double Gate Tunnel FET
    Ghosh, P.
    Pratap, S.
    Tripathi, S.
    Yashwanth, K.
    IETE JOURNAL OF RESEARCH, 2024, 70 (11) : 8255 - 8262