Knowledge Transfer Framework for PVT Robustness in Analog Integrated Circuits

被引:8
|
作者
Li, Jintao [1 ,2 ]
Zeng, Yanhan [1 ]
Zhi, Haochang [3 ]
Yang, Jingci [1 ]
Shan, Weiwei [3 ]
Li, Yongfu [4 ]
Li, Yun [2 ,5 ]
机构
[1] Guangzhou Univ, Sch Elect & Commun Engn, Guangzhou 510000, Peoples R China
[2] Univ Elect Sci & Technol China, Shenzhen Inst Adv Study, Shenzhen 518110, Peoples R China
[3] Southeast Univ, Sch Elect Sci & Engn, Nanjing 214135, Peoples R China
[4] Shanghai Jiao Tong Univ, Dept Micronano Elect, Shanghai 200030, Peoples R China
[5] I4AI Ltd, London WC1N 3AX, England
关键词
Integrated circuit modeling; Optimization; Knowledge transfer; Task analysis; Robustness; Indexes; Multitasking; multitask optimization; electronic design automation; analog circuit; COMPENSATION TECHNIQUE; LOW-VOLTAGE; OPTIMIZATION; MODEL; GENERATION; ALGORITHM; DESIGN;
D O I
10.1109/TCSI.2023.3340683
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Process, voltage, and temperature (PVT) variations in chip fabrication or operation pose a significant challenge to the robustness of analog integrated circuits. Existing design techniques for mitigating PVT variations involve analyzing offsets of DC operating points, but this approach often leads to compromises in circuit performance. To address this challenge, we developed a 'PVT-Transfer' framework to facilitate knowledge transfer with evolutionary design. Specifically, by cross-operating the circuit parameters under variations, design knowledge is transferred through parameter migration, thus enhancing the robustness of the resultant circuit. In addition, we leverage data-driven learning to discover potential similarities among PVT variations, thereby mitigating negative knowledge transfer. The PVT-Transfer Framework is evaluated on three integrated voltage references and compared with four state-of-the-art circuit sizing methods. Based on post-layout Monte-Carlo simulations, this framework is verified to offer superior performance to existing methods, yielding a 60% reduction in power consumption, an 80% increase in temperature resilience, and up to 70 $\times$ enhancement in the figure of merit. Further, it leads to a 60% reduction in the number of required circuit simulations and is suitable for parallel computation.
引用
收藏
页码:2017 / 2030
页数:14
相关论文
共 50 条
  • [31] Parasitic-Aware GP-Based Many-Objective Sizing Methodology for Analog and RF Integrated Circuits
    Liao, Tuotian
    Zhang, Lihong
    2017 22ND ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2017, : 475 - 480
  • [32] Subjective validation methods for analog integrated circuits' metamodels using graphical displays of data
    Hamad, H. A.
    Al-Hamdan, S. F.
    Altawil, I. A.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2007, 94 (03) : 223 - 235
  • [33] Accurate metamodels of device parameters and their applications in performance modeling and optimization of analog integrated circuits
    梁涛
    贾新章
    陈军峰
    半导体学报, 2009, 30 (11) : 114 - 120
  • [34] Automated placement of analog integrated circuits using priority-based constructive heuristic
    Grus, Josef
    Hanzalek, Zdenek
    COMPUTERS & OPERATIONS RESEARCH, 2024, 167
  • [35] Design techniques for low-voltage analog integrated circuits
    Rakus, Matej
    Stopjakova, Viera
    Arbet, Daniel
    JOURNAL OF ELECTRICAL ENGINEERING-ELEKTROTECHNICKY CASOPIS, 2017, 68 (04): : 245 - 255
  • [36] Electro-Magnetic Robustness of Integrated Circuits: from statement to prediction
    Ben Dhia, S.
    Boyer, A.
    2013 9TH INTERNATIONAL WORKSHOP ON ELECTROMAGNETIC COMPATIBILITY OF INTEGRATED CIRCUITS (EMC COMPO 2013), 2013, : 208 - 213
  • [37] Harvesting Design Knowledge From the Internet: High-Dimensional Performance Tradeoff Modeling for Large-Scale Analog Circuits
    Tao, Jun
    Liao, Changhai
    Zeng, Xuan
    Li, Xin
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (01) : 23 - 36
  • [38] An integrated framework of knowledge transfer and ICT issues in co-creation value networks
    Bagheri, Samaneh
    Kusters, Rob J.
    Trienekens, Jos J. M.
    INTERNATIONAL CONFERENCE ON ENTERPRISE INFORMATION SYSTEMS/INTERNATIONAL CONFERENCE ON PROJECT MANAGEMENT/INTERNATIONAL CONFERENCE ON HEALTH AND SOCIAL CARE INFORMATION SYSTEMS AND TECHNOLOGIES, CENTERIS/PROJMAN / HCIST 2016, 2016, 100 : 677 - 685
  • [39] Automatic test generation for analog circuits using compact test transfer function models
    Sahu, B
    Chatterjee, A
    10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 405 - 410
  • [40] Heat Transfer Process Control in Integrated Circuits at Nano Meter Sizes
    Sundari, K. Siva
    Rao, S. P. Venu Madhava
    2ND INTERNATIONAL CONFERENCE ON NANOMATERIALS AND TECHNOLOGIES (CNT 2014), 2015, 10 : 754 - 759