Knowledge Transfer Framework for PVT Robustness in Analog Integrated Circuits

被引:16
作者
Li, Jintao [1 ,2 ]
Zeng, Yanhan [1 ]
Zhi, Haochang [3 ]
Yang, Jingci [1 ]
Shan, Weiwei [3 ]
Li, Yongfu [4 ]
Li, Yun [2 ,5 ]
机构
[1] Guangzhou Univ, Sch Elect & Commun Engn, Guangzhou 510000, Peoples R China
[2] Univ Elect Sci & Technol China, Shenzhen Inst Adv Study, Shenzhen 518110, Peoples R China
[3] Southeast Univ, Sch Elect Sci & Engn, Nanjing 214135, Peoples R China
[4] Shanghai Jiao Tong Univ, Dept Micronano Elect, Shanghai 200030, Peoples R China
[5] I4AI Ltd, London WC1N 3AX, England
关键词
Integrated circuit modeling; Optimization; Knowledge transfer; Task analysis; Robustness; Indexes; Multitasking; multitask optimization; electronic design automation; analog circuit; COMPENSATION TECHNIQUE; LOW-VOLTAGE; OPTIMIZATION; MODEL; GENERATION; ALGORITHM; DESIGN;
D O I
10.1109/TCSI.2023.3340683
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Process, voltage, and temperature (PVT) variations in chip fabrication or operation pose a significant challenge to the robustness of analog integrated circuits. Existing design techniques for mitigating PVT variations involve analyzing offsets of DC operating points, but this approach often leads to compromises in circuit performance. To address this challenge, we developed a 'PVT-Transfer' framework to facilitate knowledge transfer with evolutionary design. Specifically, by cross-operating the circuit parameters under variations, design knowledge is transferred through parameter migration, thus enhancing the robustness of the resultant circuit. In addition, we leverage data-driven learning to discover potential similarities among PVT variations, thereby mitigating negative knowledge transfer. The PVT-Transfer Framework is evaluated on three integrated voltage references and compared with four state-of-the-art circuit sizing methods. Based on post-layout Monte-Carlo simulations, this framework is verified to offer superior performance to existing methods, yielding a 60% reduction in power consumption, an 80% increase in temperature resilience, and up to 70 $\times$ enhancement in the figure of merit. Further, it leads to a 60% reduction in the number of required circuit simulations and is suitable for parallel computation.
引用
收藏
页码:2017 / 2030
页数:14
相关论文
共 49 条
[1]   A Low Power Self-healing Resilient Microarchitecture for PVT Variability Mitigation [J].
Agwa, Shady ;
Yahya, Eslam ;
Ismail, Yehea .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (06) :1909-1918
[2]   AN IMPROVED FREQUENCY COMPENSATION TECHNIQUE FOR CMOS OPERATIONAL-AMPLIFIERS [J].
AHUJA, BK .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1983, 18 (06) :629-633
[3]   A Parallel Surrogate Model Assisted Evolutionary Algorithm for Electromagnetic Design Optimization [J].
Akinsolu, Mobayode O. ;
Liu, Bo ;
Grout, Vic ;
Lazaridis, Pavlos, I ;
Mognaschi, Maria Evelina ;
Di Barba, Paolo .
IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTATIONAL INTELLIGENCE, 2019, 3 (02) :93-105
[4]   CIRCUIT ANALYSIS AND OPTIMIZATION DRIVEN BY WORST-CASE DISTANCES [J].
ANTREICH, KJ ;
GRAEB, HE ;
WIESER, CU .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1994, 13 (01) :57-71
[5]   Multifactorial Evolutionary Algorithm With Online Transfer Parameter Estimation: MFEA-II [J].
Bali, Kavitesh Kumar ;
Ong, Yew Soon ;
Gupta, Abhishek ;
Tan, Puay Siew .
IEEE TRANSACTIONS ON EVOLUTIONARY COMPUTATION, 2020, 24 (01) :69-83
[6]   A 0.3 nW, 0.093%/V Line Sensitivity, Temperature Compensated Bulk-Programmable Voltage Reference for Wireless Sensor Nodes [J].
Bhattacharjee, Indranil ;
Chowdary, Gajendranath .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (09) :1281-1293
[7]   An Efficient Analog Circuit Sizing Method Based on Machine Learning Assisted Global Optimization [J].
Budak, Ahmet Faruk ;
Gandara, Miguel ;
Shi, Wei ;
Pan, David Z. ;
Sun, Nan ;
Liu, Bo .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (05) :1209-1221
[8]   Switched-Capacitor Bandgap Voltage Reference for IoT Applications [J].
Chi-Wa, U. ;
Law, Man-Kay ;
Lam, Chi-Seng ;
Martins, Rui P. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (01) :16-29
[9]   An MOS transistor model for analog circuit design [J].
Cunha, AIA ;
Schneider, MC ;
Galup-Montoro, C .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (10) :1510-1519
[10]  
Cybenko G., 1999, MATH OFINFORMATION C