Knowledge Transfer Framework for PVT Robustness in Analog Integrated Circuits

被引:8
|
作者
Li, Jintao [1 ,2 ]
Zeng, Yanhan [1 ]
Zhi, Haochang [3 ]
Yang, Jingci [1 ]
Shan, Weiwei [3 ]
Li, Yongfu [4 ]
Li, Yun [2 ,5 ]
机构
[1] Guangzhou Univ, Sch Elect & Commun Engn, Guangzhou 510000, Peoples R China
[2] Univ Elect Sci & Technol China, Shenzhen Inst Adv Study, Shenzhen 518110, Peoples R China
[3] Southeast Univ, Sch Elect Sci & Engn, Nanjing 214135, Peoples R China
[4] Shanghai Jiao Tong Univ, Dept Micronano Elect, Shanghai 200030, Peoples R China
[5] I4AI Ltd, London WC1N 3AX, England
关键词
Integrated circuit modeling; Optimization; Knowledge transfer; Task analysis; Robustness; Indexes; Multitasking; multitask optimization; electronic design automation; analog circuit; COMPENSATION TECHNIQUE; LOW-VOLTAGE; OPTIMIZATION; MODEL; GENERATION; ALGORITHM; DESIGN;
D O I
10.1109/TCSI.2023.3340683
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Process, voltage, and temperature (PVT) variations in chip fabrication or operation pose a significant challenge to the robustness of analog integrated circuits. Existing design techniques for mitigating PVT variations involve analyzing offsets of DC operating points, but this approach often leads to compromises in circuit performance. To address this challenge, we developed a 'PVT-Transfer' framework to facilitate knowledge transfer with evolutionary design. Specifically, by cross-operating the circuit parameters under variations, design knowledge is transferred through parameter migration, thus enhancing the robustness of the resultant circuit. In addition, we leverage data-driven learning to discover potential similarities among PVT variations, thereby mitigating negative knowledge transfer. The PVT-Transfer Framework is evaluated on three integrated voltage references and compared with four state-of-the-art circuit sizing methods. Based on post-layout Monte-Carlo simulations, this framework is verified to offer superior performance to existing methods, yielding a 60% reduction in power consumption, an 80% increase in temperature resilience, and up to 70 $\times$ enhancement in the figure of merit. Further, it leads to a 60% reduction in the number of required circuit simulations and is suitable for parallel computation.
引用
收藏
页码:2017 / 2030
页数:14
相关论文
共 50 条
  • [1] Multi-Task Evolutionary to PVT Knowledge Transfer for Analog Integrated Circuit Optimization
    Li, Jintao
    Zhi, Haochang
    Shan, Weiwei
    Li, Yongfu
    Zeng, Yanhan
    Li, Yun
    2023 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, ICCAD, 2023,
  • [2] Performance-drivenWire Sizing for Analog Integrated Circuits
    Li, Yaguang
    Lin, Yishuang
    Madhusudan, Meghna
    Sharma, Arvind
    Sapatnekar, Sachin
    Harjani, Ramesh
    Hu, Jiang
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2023, 28 (02)
  • [3] Gaussian Fitness Functions for Optimizing Analog CMOS Integrated Circuits
    de Lima Moreto, Rodrigo Alves
    Thomaz, Carlos Eduardo
    Gimenez, Salvador Pinillos
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (10) : 1620 - 1632
  • [4] An Analytical Method for Evaluating the Robustness of Photonic Integrated Circuits
    Song, Hanfa
    Wang, Haozhu
    Van, Vien
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2022, 40 (03) : 776 - 784
  • [5] Automated topology synthesis of analog and RF integrated circuits: A survey
    Sorkhabi, Samin Ebrahim
    Zhang, Lihong
    INTEGRATION-THE VLSI JOURNAL, 2017, 56 : 128 - 138
  • [6] Reverse statistical modeling for analog integrated circuits
    Ciccazzo, A.
    Martino, V. Cinnera
    Marotta, A.
    Rinaudo, S.
    SCIENTIFIC COMPUTING IN ELECTRICAL ENGINEERING, 2006, 9 : 309 - +
  • [7] Synthesis of analog integrated circuits
    Vodopivec, A
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2003, 33 (01): : 57 - 59
  • [8] Integrated Hierarchical Synthesis of Analog/RF Circuits with Accurate Performance Mapping
    Meng, Kuo-Hsuan
    Pan, Po-Cheng
    Chen, Hung-Ming
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 777 - 784
  • [9] Robustness Validation of Integrated Circuits and Systems
    Barke, M.
    Kaergel, M.
    Lu, W.
    Salfelder, F.
    Hedrich, L.
    Olbrich, M.
    Radetzki, M.
    Schlichtmann, U.
    2012 4TH ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ASQED), 2012, : 145 - 154
  • [10] A Layout-Aware Automatic Sizing Approach for Retargeting Analog Integrated Circuits
    Chen, Yen-Lung
    Ding, Yi-Ching
    Liao, Yu-Ching
    Chang, Hsin-Ju
    Liu, Chien-Nan Jimmy
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,