A 50Gb/s CMOS Optical Receiver With Si-Photonics PD for High-Speed Low-Latency Chiplet I/O

被引:3
作者
Chen, Sikai [1 ,2 ]
You, Mingyang [1 ,2 ]
Yang, Yunqi [1 ,2 ]
Jin, Ye [3 ,4 ,5 ]
Lin, Ziyi [1 ,2 ]
Li, Yihong [1 ,2 ]
Li, Leliang [1 ,2 ]
Li, Guike [1 ,2 ]
Xie, Yujun [3 ,4 ,5 ]
Zhang, Zhao [1 ,2 ]
Wang, Binhao [6 ,7 ]
Tang, Ningfeng [8 ,9 ]
Liu, Faju [8 ,9 ]
Fang, Zheyu [10 ]
Liu, Jian [1 ,2 ]
Wu, Nanjian [1 ,2 ]
Chen, Yong [11 ,12 ]
Liu, Liyuan [1 ,2 ]
Zhu, Ninghua [3 ,4 ,5 ]
Li, Ming [3 ,4 ,5 ]
Qi, Nan [1 ,2 ]
机构
[1] Chinese Acad Sci, Inst Semicond, State Key Lab Superlatt & Microstruct, Beijing 100083, Peoples R China
[2] Univ Chinese Acad Sci, Ctr Mat Sci & Optoelect Engn, Beijing 100049, Peoples R China
[3] Chinese Acad Sci, Inst Semicond, State Key Lab Integrated Optoelect, Beijing 100083, Peoples R China
[4] Univ Chinese Acad Sci, Sch Elect Elect & Commun Engn, Beijing 100049, Peoples R China
[5] Univ Chinese Acad Sci, Ctr Mat Sci & Optoelect Engn, Beijing 100190, Peoples R China
[6] Chinese Acad Sci, Xian Inst Opt & Precis Mech, State Key Lab Transient Opt & Photon, Xian 710119, Peoples R China
[7] Univ Chinese Acad Sci, Sch Future Technol, Beijing 100049, Peoples R China
[8] State Key Lab Mobile Network & Mobile Multimedia T, Shenzhen 518055, Peoples R China
[9] ZTE Corp, Shenzhen 518057, Peoples R China
[10] Peking Univ, Collaborat Innovat Ctr Quantum Matter, Sch Phys, State Key Lab Mesoscop Phys, Beijing 100871, Peoples R China
[11] Univ Macau, State Key Lab Analog & Mixed Signal VLSI, Taipa 999078, Macau, Peoples R China
[12] Univ Macau, IME ECE FST, Taipa 999078, Macau, Peoples R China
基金
中国国家自然科学基金;
关键词
Optical receiver; silicon photonics; chiplet; optical I/O; CMOS; TIA; CDR; baud-rate; multi-chip module (MCM); DIGITAL CDR; LINEAR TIA; PA/ROOT-HZ; GB/S; SENSITIVITY; BANDWIDTH;
D O I
10.1109/TCSI.2023.3314446
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 50-Gb/s optical receiver (ORX) chipset, consisting of a transimpedance amplifier (TIA) and a clock and data recovery (CDR) circuit in a 45-nm silicon-on-insulator CMOS. The proposed inverter-based TIA employs hybrid shunt-series peaking inductors to extend the bandwidth (BW). A baud-rate CDR is proposed to reduce the sampling phases and clocking power by half. To optimise the ORX for in-package integration, a compact-size digital loop is adopted in each channel, and the clock is recovered by phase interpolation from a shared reference. A complete optical-to-electrical (OE) link is built by integrating the proposed ORX with a high-speed Silicon Photonics (SiP) photodetector (PD). Measurements show that the proposed TIA has a transimpedance gain of 53 dB Omega and a BW of 27 GHz. By integrating it with the SiP PD, the OE front-end (PD+TIA) achieves an input sensitivity of -7.7 dBm at 50 Gb/s and BER<10(-12) . It features a power efficiency of 1.61 pJ/bit at a data rate of 64 Gb/s. The complete 50 Gb/s ORX achieves data recovery at a quarter rate of 12.5 Gb/s with an output jitter of 1.6 ps(rms), and has a 3.125 GHz clock with phase noise of -115.22 dBc/Hz at an offset frequency of 1 MHz.
引用
收藏
页码:4271 / 4282
页数:12
相关论文
共 46 条
  • [31] Compression-decompression modulus (CDM) - an alternative/complementary approach to Heckel's analysis
    Patel, Devang B.
    Patel, Vivek D.
    Patel, Yash
    Sturgis, John C.
    Sedlock, Robert
    Haware, Rahul, V
    [J]. PHARMACEUTICAL DEVELOPMENT AND TECHNOLOGY, 2022, 27 (07) : 805 - 815
  • [32] Hoang PH, 2018, INT C CONTR AUTOMAT, P1
  • [33] A 32 Gb/s, 4.7 pJ/bit Optical Link With-11.7 dBm Sensitivity in 14-nm FinFET CMOS
    Proesel, Jonathan E.
    Toprak-Deniz, Zeynep
    Cevrero, Alessandro
    Ozkaya, Ilter
    Kim, Seongwon
    Kuchta, Daniel M.
    Lee, Sungjae
    Rylov, Sergey V.
    Ainspan, Herschel
    Dickson, Timothy O.
    Bulzacchelli, John F.
    Meghelli, Mounir
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (04) : 1214 - 1226
  • [34] Rakowski M, 2015, ISSCC DIG TECH PAP I, V58, P408, DOI 10.1109/ISSCC.2015.7063099
  • [35] The Transimpedance Limit
    Saeckinger, Eduard
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (08) : 1848 - 1856
  • [36] Schinkel D., 2007, IEEE INT SOLID STATE, P314, DOI DOI 10.1109/ISSCC.2007.373420
  • [37] Shibasaki T, 2016, ISSCC DIG TECH PAP I, V59, P64, DOI 10.1109/ISSCC.2016.7417908
  • [38] Shu GH, 2014, ISSCC DIG TECH PAP I, V57, P150, DOI 10.1109/ISSCC.2014.6757377
  • [39] A digital clock and data recovery architecture for multi-gigabit/s binary links
    Sonntag, Jeff L.
    Stonick, John
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (08) : 1867 - 1875
  • [40] TeraPHY: An O-band WDM Electro-optic Platform for Low Power, Terabit/s Optical I/O
    Sun, Chen
    Jeong, Daniel
    Zhang, Mason
    Bae, Woorham
    Zhang, Chong
    Bhargava, Pavan
    Van Orden, Derek
    Ardalan, Shahab
    Ramamurthy, Chandarasekaran
    Anderson, Erik
    Katzin, Austin
    Lu, Haiwei
    Buchbinder, Sidney
    Beheshtian, Behrooz
    Khilo, Anatoly
    Rust, Michael
    Li, Chen
    Sedgwick, Forrest
    Fini, John
    Meade, Roy
    Stojanovic, Vladimir
    Wade, Mark
    [J]. 2020 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2020,