A 50Gb/s CMOS Optical Receiver With Si-Photonics PD for High-Speed Low-Latency Chiplet I/O

被引:3
作者
Chen, Sikai [1 ,2 ]
You, Mingyang [1 ,2 ]
Yang, Yunqi [1 ,2 ]
Jin, Ye [3 ,4 ,5 ]
Lin, Ziyi [1 ,2 ]
Li, Yihong [1 ,2 ]
Li, Leliang [1 ,2 ]
Li, Guike [1 ,2 ]
Xie, Yujun [3 ,4 ,5 ]
Zhang, Zhao [1 ,2 ]
Wang, Binhao [6 ,7 ]
Tang, Ningfeng [8 ,9 ]
Liu, Faju [8 ,9 ]
Fang, Zheyu [10 ]
Liu, Jian [1 ,2 ]
Wu, Nanjian [1 ,2 ]
Chen, Yong [11 ,12 ]
Liu, Liyuan [1 ,2 ]
Zhu, Ninghua [3 ,4 ,5 ]
Li, Ming [3 ,4 ,5 ]
Qi, Nan [1 ,2 ]
机构
[1] Chinese Acad Sci, Inst Semicond, State Key Lab Superlatt & Microstruct, Beijing 100083, Peoples R China
[2] Univ Chinese Acad Sci, Ctr Mat Sci & Optoelect Engn, Beijing 100049, Peoples R China
[3] Chinese Acad Sci, Inst Semicond, State Key Lab Integrated Optoelect, Beijing 100083, Peoples R China
[4] Univ Chinese Acad Sci, Sch Elect Elect & Commun Engn, Beijing 100049, Peoples R China
[5] Univ Chinese Acad Sci, Ctr Mat Sci & Optoelect Engn, Beijing 100190, Peoples R China
[6] Chinese Acad Sci, Xian Inst Opt & Precis Mech, State Key Lab Transient Opt & Photon, Xian 710119, Peoples R China
[7] Univ Chinese Acad Sci, Sch Future Technol, Beijing 100049, Peoples R China
[8] State Key Lab Mobile Network & Mobile Multimedia T, Shenzhen 518055, Peoples R China
[9] ZTE Corp, Shenzhen 518057, Peoples R China
[10] Peking Univ, Collaborat Innovat Ctr Quantum Matter, Sch Phys, State Key Lab Mesoscop Phys, Beijing 100871, Peoples R China
[11] Univ Macau, State Key Lab Analog & Mixed Signal VLSI, Taipa 999078, Macau, Peoples R China
[12] Univ Macau, IME ECE FST, Taipa 999078, Macau, Peoples R China
基金
中国国家自然科学基金;
关键词
Optical receiver; silicon photonics; chiplet; optical I/O; CMOS; TIA; CDR; baud-rate; multi-chip module (MCM); DIGITAL CDR; LINEAR TIA; PA/ROOT-HZ; GB/S; SENSITIVITY; BANDWIDTH;
D O I
10.1109/TCSI.2023.3314446
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 50-Gb/s optical receiver (ORX) chipset, consisting of a transimpedance amplifier (TIA) and a clock and data recovery (CDR) circuit in a 45-nm silicon-on-insulator CMOS. The proposed inverter-based TIA employs hybrid shunt-series peaking inductors to extend the bandwidth (BW). A baud-rate CDR is proposed to reduce the sampling phases and clocking power by half. To optimise the ORX for in-package integration, a compact-size digital loop is adopted in each channel, and the clock is recovered by phase interpolation from a shared reference. A complete optical-to-electrical (OE) link is built by integrating the proposed ORX with a high-speed Silicon Photonics (SiP) photodetector (PD). Measurements show that the proposed TIA has a transimpedance gain of 53 dB Omega and a BW of 27 GHz. By integrating it with the SiP PD, the OE front-end (PD+TIA) achieves an input sensitivity of -7.7 dBm at 50 Gb/s and BER<10(-12) . It features a power efficiency of 1.61 pJ/bit at a data rate of 64 Gb/s. The complete 50 Gb/s ORX achieves data recovery at a quarter rate of 12.5 Gb/s with an output jitter of 1.6 ps(rms), and has a 3.125 GHz clock with phase noise of -115.22 dBc/Hz at an offset frequency of 1 MHz.
引用
收藏
页码:4271 / 4282
页数:12
相关论文
共 46 条
  • [1] CMOS-Driven VCSEL-Based Photonic Links: an Exploration of the Power-Sensitivity Trade-Off
    Abdelrahman, Diaaeldin
    Liboiron-Ladouceur, Odile
    Cowan, Glenn E. R.
    [J]. IEEE ACCESS, 2022, 10 : 89331 - 89345
  • [2] A 12-Gb/s-16.8-dBm OMA Sensitivity 23-mW Optical Receiver in 65-nm CMOS
    Ahmed, Mostafa Gamal
    Talegaonkar, Mrunmay
    Elkholy, Ahmed
    Shu, Guanghua
    Elmallah, Ahmed
    Rylyakov, Alexander
    Hanumolu, Pavan Kumar
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (02) : 445 - 457
  • [3] [Anonymous], 2018, CISCO ANN INT REP
  • [4] [Anonymous], IEEE P8023DF 400 GBS
  • [5] [Anonymous], P IEEE WIR POW TRANS
  • [6] A 56Gb/s 50mW NRZ Receiver in 28nm CMOS
    Atharav, Atharav
    Razavi, Behzad
    [J]. 2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 192 - +
  • [7] Trending IC design directions in 2022
    Chan, Chi-Hang
    Cheng, Lin
    Deng, Wei
    Feng, Peng
    Geng, Li
    Huang, Mo
    Jia, Haikun
    Jie, Lu
    Lei, Ka-Meng
    Liu, Xihao
    Liu, Xun
    Liu, Yongpan
    Lu, Yan
    Nie, Kaiming
    Pan, Dongfang
    Qi, Nan
    Sin, Sai-Weng
    Sun, Nan
    Sun, Wenyu
    Xu, Jiangtao
    Yue, Jinshan
    Zhang, Milin
    Zhang, Zhao
    [J]. JOURNAL OF SEMICONDUCTORS, 2022, 43 (07)
  • [8] Chen Y, 2020, MIDWEST SYMP CIRCUIT, P687, DOI 10.1109/MWSCAS48704.2020.9184497
  • [9] An Area-Efficient and Tunable Bandwidth-Extension Technique for a Wideband CMOS Amplifier Handling 50+Gb/s Signaling
    Chen, Yong
    Mak, Pui-In
    Yu, Haohong
    Boon, Chirn Chye
    Martins, Rui P.
    [J]. IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2017, 65 (12) : 4960 - 4975
  • [10] 4x25 Gb/s Transceiver With Optical Front-end for 100 GbE System in 65 nm CMOS Technology
    Chiang, Ping-Chuan
    Jiang, Jhih-Yu
    Hung, Hao-Wei
    Wu, Chin-Yang
    Chen, Gaun-Sing
    Lee, Jri
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (02) : 573 - 585