Area, Delay, and Energy-Efficient Full Dadda Multiplier

被引:0
|
作者
Munawar, Muteen [1 ]
Shabbir, Zain [1 ]
Akram, Muhammad [1 ]
机构
[1] Univ Engn & Technol, Dept Elect Elect & Telecommun Engn, Lahore, Pakistan
关键词
Multiplier; low power; ripple-carry adder; Dadda algorithm; full adder; LOW-POWER; DESIGN;
D O I
10.1142/S0218126623502584
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The Dadda algorithm is a parallel structured multiplier, which is quite faster as compared to array multipliers, i.e., Booth, Braun, Baugh-Wooley, etc. However, it consumes more power and needs a larger number of gates for hardware implementation. In this paper, a modified-Dadda algorithm-based multiplier is designed using a proposed half-adder-based carry-select adder with a binary to excess-1 converter and an improved ripple-carry adder (RCA). The proposed design is simulated in different technologies, i.e., Taiwan Semiconductor Manufacturing Company (TSMC) 50nm, 90nm, and 120nm, and on different GHz frequencies, i.e., 0.5, 1, 2, and 3.33GHz. Specifically, the 4-bit circuit of the proposed design in TSMC's 50nm technology consumes 25uW of power at 3.33GHz with 76ps of delay. The simulation results reveal that the design is faster, more power-energy-efficient, and requires a smaller number of transistors for implementation as compared to some closely related works. The proposed design can be a promising candidate for low-power and low-cost digital controllers. In the end, the design has been compared with recent relevant works in the literature.
引用
收藏
页数:17
相关论文
共 50 条
  • [1] Energy-Efficient Ternary Multiplier
    Agrawal, Rishi
    Abhijith, Narayanabhatla Savyasachi
    Kumar, Uppugunduru Anil
    Veeramachaneni, Sreehari
    Ahmed, Syed Ershad
    2024 IEEE 6TH INTERNATIONAL CONFERENCE ON AI CIRCUITS AND SYSTEMS, AICAS 2024, 2024, : 382 - 387
  • [2] Energy-Efficient High-Speed CMOS Pipelined Multiplier
    Aguirre-Hernandez, Mariano
    Linares-Aranda, Monico
    2008 5TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING, COMPUTING SCIENCE AND AUTOMATIC CONTROL (CCE 2008), 2008, : 319 - 323
  • [3] An Energy-Efficient Full Adder Cell Using CNFET Technology
    Reshadinezhad, Mohammad Reza
    Moaiyeri, Mohammad Hossein
    Navi, Kaivan
    IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (04): : 744 - 751
  • [4] CMOS Full-Adders for Energy-Efficient Arithmetic Applications
    Aguirre-Hernandez, Mariano
    Linares-Aranda, Monico
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (04) : 718 - 721
  • [5] Energy-Efficient Design of Approximated Full Adders
    Silva, Pedro Aquino
    Meinhardt, Cristina
    2020 27TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2020,
  • [6] A Novel Energy-Efficient Hybrid Full Adder Circuit
    Sharma, Trapti
    Kumre, Laxmi
    ADVANCES IN DATA AND INFORMATION SCIENCES, VOL 1, 2018, 38 : 105 - 114
  • [7] Two New Energy-Efficient Full Adder designs
    Valashani, Majid Amini
    Mirzakuchaki, Sattar
    2016 24TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2016, : 655 - 660
  • [8] Delay and area efficient approximate multiplier using reverse carry propagate full adder
    Arulkarthick, V. J.
    Rathinaswamy, Abinaya
    MICROPROCESSORS AND MICROSYSTEMS, 2020, 74 (74)
  • [9] A High Speed Area Efficient FIR Filter Using Floating Point Dadda Algorithm
    Dhivya, V. M.
    Sridevi, A.
    Ahilan, A.
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [10] CNFET-Based Energy-Efficient 4:2 Compressor for Multiplier Applications
    Hussain, Inamul
    Chaudhury, Saurabh
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2025, 34 (03)