Performance Enhancement of Dual Material Gate Junctionless FinFETs using Dielectric Spacer

被引:0
作者
Mathew, Shara [1 ]
Bhat, K. N. [2 ]
Rao, Rathnamala [1 ]
机构
[1] Natl Inst Technol Karnataka Surathkal, Dept Informat Technol, Mangalore 575025, Karnataka, India
[2] Indian Inst Sci, Ctr Nano Sci & Engn, Bangalore 560012, Karnataka, India
关键词
DIBL; Dualmaterial gate; High kappa spacer; Junctionless FinFET; Sub-threshold swing; Work function; HIGH-K SPACER; TRANSISTOR;
D O I
10.1080/03772063.2023.2274910
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, a detailed investigation is done on the effectiveness of various spacer materials having different spacer lengths (L-SP), in improving the performance of Dual-Material Gate-Junctionless FinFET (DMG-JLFinFET). Various performance metrics, such as Drain Induced Barrier Lowering (DIBL), Sub-threshold Swing (SS), ON current (I-ON), OFF current (I-OFF), ratio of I-ON to I-OFF (I-ON/I-OFF), and tunneling current (I-tunn), are closely monitored at gate lengths (L-g) down to 10 nm. DIBL degradation of 3.46 mV/V and SS degradation of 4.97 mV/dec are observed when L-g scales down from 30 nm to 10 nm. Except for the case of I-tunn, other performance metrics improve with an increase in dielectric constant and length of spacer materials. The optimum performance of DMG-JLFinFET with a channel length of 10 nm is obtained when L-SP is 5 nm. Enhancement in analog performance metrics is observed when high kappa materials are used as spacers. Transconductance Generation Factor (TGF) improves from 35.86 V(-1)( )to 47.4 V-1 and intrinsic gain increases from 6.93 dB to 11.98 dB when high kappa dielectric materials like TiO2 are incorporated as spacers in a DMG-JLFinFET.
引用
收藏
页码:5879 / 5890
页数:12
相关论文
共 50 条
  • [31] Subthreshold Modeling of Triple Material Gate-All-Around Junctionless Tunnel FET with Germanium and High-K Gate Dielectric Material
    Priya, G. Lakshmi
    Balamurugan, N. B.
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2018, 48 (01): : 53 - 61
  • [32] Design, Simulation, and Work Function Trade for DC and Analog/RF Performance Enhancement in Dual Material Hetero Dielectric Double Gate Tunnel FET
    Kavi, Kavindra Kumar
    Tripathi, Shweta
    Mishra, R. A.
    Kumar, Sanjay
    SILICON, 2022, 14 (15) : 10101 - 10113
  • [33] Design, Simulation, and Work Function Trade for DC and Analog/RF Performance Enhancement in Dual Material Hetero Dielectric Double Gate Tunnel FET
    Kavindra Kumar Kavi
    Shweta Tripathi
    R. A. Mishra
    Sanjay Kumar
    Silicon, 2022, 14 : 10101 - 10113
  • [34] Dual material gate silicon on insulator junctionless MOSFET for low power mixed signal circuits
    Wagaj, S. C.
    Patil, S. C.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2019, 106 (07) : 992 - 1007
  • [35] Work function optimization for enhancement of sensitivity of dual-material (DM), double-gate (DG), junctionless MOSFET-based biosensor
    Monika Kumari
    Niraj Kumar Singh
    Manodipan Sahoo
    Hafizur Rahaman
    Applied Physics A, 2021, 127
  • [36] Work function optimization for enhancement of sensitivity of dual-material (DM), double-gate (DG), junctionless MOSFET-based biosensor
    Kumari, Monika
    Singh, Niraj Kumar
    Sahoo, Manodipan
    Rahaman, Hafizur
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2021, 127 (02):
  • [37] Performance Evaluation of Inversion Mode and Junctionless Dual-Material Double-Surrounding Gate Si Nanotube MOSFET for 5-nm Gate Length
    B. Sanjay
    A. Prasad
    Semiconductors, 2021, 55 : 936 - 942
  • [38] Effects of Device Scaling on the Performance of Junctionless FinFETs Due to Gate-Metal Work Function Variability and Random Dopant Fluctuations
    Nawaz, S. K. Masum
    Mallik, Abhijit
    IEEE ELECTRON DEVICE LETTERS, 2016, 37 (08) : 958 - 961
  • [39] Analytical subthreshold modeling of dual material gate engineered nano-scale junctionless surrounding gate MOSFET considering ECPE
    Biswal, Sudhansu Mohan
    Baral, Biswajit
    De, Debashis
    Sarkar, Angsuman
    SUPERLATTICES AND MICROSTRUCTURES, 2015, 82 : 103 - 112
  • [40] Performance assessment of symmetric double gate negative capacitance junctionless transistor with high-k spacer at elevated temperatures
    Mehta, Hema
    Kaur, Harsupreet
    ADVANCES IN NATURAL SCIENCES-NANOSCIENCE AND NANOTECHNOLOGY, 2019, 10 (03)