Performance Enhancement of Dual Material Gate Junctionless FinFETs using Dielectric Spacer

被引:0
作者
Mathew, Shara [1 ]
Bhat, K. N. [2 ]
Rao, Rathnamala [1 ]
机构
[1] Natl Inst Technol Karnataka Surathkal, Dept Informat Technol, Mangalore 575025, Karnataka, India
[2] Indian Inst Sci, Ctr Nano Sci & Engn, Bangalore 560012, Karnataka, India
关键词
DIBL; Dualmaterial gate; High kappa spacer; Junctionless FinFET; Sub-threshold swing; Work function; HIGH-K SPACER; TRANSISTOR;
D O I
10.1080/03772063.2023.2274910
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, a detailed investigation is done on the effectiveness of various spacer materials having different spacer lengths (L-SP), in improving the performance of Dual-Material Gate-Junctionless FinFET (DMG-JLFinFET). Various performance metrics, such as Drain Induced Barrier Lowering (DIBL), Sub-threshold Swing (SS), ON current (I-ON), OFF current (I-OFF), ratio of I-ON to I-OFF (I-ON/I-OFF), and tunneling current (I-tunn), are closely monitored at gate lengths (L-g) down to 10 nm. DIBL degradation of 3.46 mV/V and SS degradation of 4.97 mV/dec are observed when L-g scales down from 30 nm to 10 nm. Except for the case of I-tunn, other performance metrics improve with an increase in dielectric constant and length of spacer materials. The optimum performance of DMG-JLFinFET with a channel length of 10 nm is obtained when L-SP is 5 nm. Enhancement in analog performance metrics is observed when high kappa materials are used as spacers. Transconductance Generation Factor (TGF) improves from 35.86 V(-1)( )to 47.4 V-1 and intrinsic gain increases from 6.93 dB to 11.98 dB when high kappa dielectric materials like TiO2 are incorporated as spacers in a DMG-JLFinFET.
引用
收藏
页码:5879 / 5890
页数:12
相关论文
共 50 条
  • [1] Investigations on the Effect of Spacer Dielectrics on the DC Characteristics of Dual Material Gate Junctionless FinFETs
    Mathew, Shara
    Nithin
    Rao, Rathnamala
    2020 INTERNATIONAL CONFERENCE ON COMPUTATIONAL PERFORMANCE EVALUATION (COMPE-2020), 2020, : 359 - 361
  • [2] Design of Dual-Material Gate Junctionless FinFET based on the Properties of Materials Forming Gate Electrode
    Mathew, Shara
    Bhat, K. N.
    Nithin
    Rao, Rathnamala
    IETE JOURNAL OF RESEARCH, 2024, 70 (04) : 4073 - 4082
  • [3] A Dual-Material Gate Junctionless Transistor With High-k Spacer for Enhanced Analog Performance
    Baruah, Ratul K.
    Paily, Roy P.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (01) : 123 - 128
  • [4] Spacer engineering for performance enhancement of junctionless accumulation-mode bulk FinFETs
    Biswas, Kalyan
    Sarkar, Angsuman
    Sarkar, Chandan Kumar
    IET CIRCUITS DEVICES & SYSTEMS, 2017, 11 (01) : 80 - 88
  • [5] Performance enhancement of junctionless silicon nanotube FETs using gate and dielectric engineering
    Scarlet, S. Priscilla
    Vinodhkumar, N.
    Srinivasan, R.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2021, 20 (01) : 209 - 217
  • [6] Performance enhancement of junctionless silicon nanotube FETs using gate and dielectric engineering
    S. Priscilla Scarlet
    N. Vinodhkumar
    R. Srinivasan
    Journal of Computational Electronics, 2021, 20 : 209 - 217
  • [7] Performance Evaluation of Junctionless FinFET using Spacer Engineering at 15 nm Gate Length
    Kaur, Navneet
    Gill, Sandeep Singh
    Kaur, Prabhjot
    SILICON, 2022, 14 (16) : 10989 - 11000
  • [8] A Junctionless Nanowire Transistor With a Dual-Material Gate
    Lou, Haijun
    Zhang, Lining
    Zhu, Yunxi
    Lin, Xinnan
    Yang, Shengqi
    He, Jin
    Chan, Mansun
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (07) : 1829 - 1836
  • [9] Analog performance investigation of double gate junctionless transistor using spacer layer engineering
    Chahal, Nalineesh
    Saini, Gaurav
    2017 8TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2017,
  • [10] Performance Evaluation of Junctionless FinFET using Spacer Engineering at 15 nm Gate Length
    Navneet Kaur
    Sandeep Singh Gill
    Prabhjot Kaur
    Silicon, 2022, 14 : 10989 - 11000