Parasitic Capacitance Model for Stacked Gate-All-Around Nanosheet FETs

被引:12
作者
Sharma, Sanjay [1 ]
Sahay, Shubham [1 ]
Dey, Rik [1 ]
机构
[1] IIT Kanpur, Dept Elect Engn, Kanpur 208016, India
关键词
Field-effect-transistor (FET); gate-all-around (GAA); nanosheet (NS); parasitic capacitance; BETA-GA2O3; MOSFET; DOPED BETA-GA2O3; CHANNEL MOSFETS; POWER FIGURE; FIELD; PERFORMANCE;
D O I
10.1109/TED.2023.3281530
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Gate-all-around (GAA) nanosheet field-effect transistors (NSFETs) are hailed as the most promising architecture for the incessant scaling of MOSFETs to the sub-5-nm technology node and beyond. Although the GAA structure and the ultra-thin channel lead to a significantly improved static performance owing to the enhanced electrostatic integrity and higher immunity against the short-channel effects, the vertical stacking and the inherent 3-D-geometry result in a large parasitic capacitance and may degrade the dynamic performance. Therefore, it becomes imperative to analyze the parasitic capacitance components in GAA NSFETs and provide design guidelines for optimizing the dynamic performance. To this end, in this work, we have formulated an analytical model for the total gate parasitic capacitance in GAA NSFETs, considering contributions from different parasitic capacitance components. Furthermore, we have also investigated the variation in parasitic capacitance components with the structural parameters for design optimization of GAA NSFETs from a dynamic performance perspective. The result of the developed model is in good agreement with TCAD simulation result indicating the efficacy of the analytical model.
引用
收藏
页码:37 / 45
页数:9
相关论文
共 50 条
[41]   Impact of Device Parameters on the Threshold Voltage of Double-Gate, Tri-Gate and Gate-All-Around MOSFETs [J].
Jha, Shankaranand ;
Choudhary, Santosh Kumar .
PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES KOLKATA CONFERENCE (IEEE EDKCON), 2018, :596-599
[42]   Modeling the single-gate, double-gate, and gate-all-around tunnel field-effect transistor [J].
Verhulst, Anne S. ;
Soree, Bart ;
Leonelli, Daniele ;
Vandenberghe, William G. ;
Groeseneken, Guido .
JOURNAL OF APPLIED PHYSICS, 2010, 107 (02)
[43]   Investigation of Self-Heating Effects in Vacuum Gate Dielectric Gate-all-Around Vertically Stacked Silicon Nanowire Field Effect Transistors [J].
Su, Yali ;
Lai, Junhua ;
Sun, Li .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (10) :4085-4091
[44]   Physical Insights of Si-Core-SiGe-Shell Gate-All-Around Nanosheet pFET for 3 nm Technology Node [J].
Xu, Haoqing ;
Yao, Jiaxin ;
Yang, Zhizhen ;
Cao, Lei ;
Zhang, Qingzhu ;
Li, Yongliang ;
Du, Anyan ;
Yin, Huaxiang ;
Wu, Zhenhua .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (06) :3365-3371
[45]   Analysis on Three-Dimensional Gate Edge Roughness of Gate-All-Around Devices [J].
SUN Shuang ;
LI Ming ;
ZHANG Baotong ;
LI Xiaokang ;
CAI Qifeng ;
LI Haixia ;
BI Ran ;
XU Xiaoyan ;
HUANG Ru .
CHINESE JOURNAL OF ELECTRONICS, 2021, 30 (05) :861-865
[46]   Impact of Gate Edge Roughness Variability on FinFET and Gate-All-Around Nanowire FET [J].
Espineira, G. ;
Nagy, D. ;
Indalecio, G. ;
Garcia-Loureiro, A. J. ;
Kalna, K. ;
Seoane, N. .
IEEE ELECTRON DEVICE LETTERS, 2019, 40 (04) :510-513
[47]   Comparison of Temperature Dependent Carrier Transport in FinFET and Gate-All-Around Nanowire FET [J].
Kim, Soohyun ;
Kim, Jungchun ;
Jang, Doyoung ;
Ritzenthaler, Romain ;
Parvais, Bertrand ;
Mitard, Jerome ;
Mertens, Hans ;
Chiarella, Thomas ;
Horiguchi, Naoto ;
Lee, Jae Woo .
APPLIED SCIENCES-BASEL, 2020, 10 (08)
[48]   Integration of Ferroelectric HfxZr1-xO2 on Vertical III-V Nanowire Gate-All-Around FETs on Silicon [J].
Persson, Anton E. O. ;
Zhu, Zhongyunshen ;
Athle, Robin ;
Wernersson, Lars-Erik .
IEEE ELECTRON DEVICE LETTERS, 2022, 43 (06) :854-857
[49]   Vertical silicon-nanowire formation and gate-all-around MOSFET [J].
Yang, B. ;
Buddharaju, K. D. ;
Teo, S. H. G. ;
Singh, N. ;
Lo, G. Q. ;
Kwong, D. L. .
IEEE ELECTRON DEVICE LETTERS, 2008, 29 (07) :791-794
[50]   Design and optimization considerations for bulk gate-all-around nanowire MOSFETs [J].
Song, Yi ;
Xu, Qiuxia ;
Zhou, Huajie ;
Cai, Xiaowu .
SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2009, 24 (10)