Parasitic Capacitance Model for Stacked Gate-All-Around Nanosheet FETs

被引:12
作者
Sharma, Sanjay [1 ]
Sahay, Shubham [1 ]
Dey, Rik [1 ]
机构
[1] IIT Kanpur, Dept Elect Engn, Kanpur 208016, India
关键词
Field-effect-transistor (FET); gate-all-around (GAA); nanosheet (NS); parasitic capacitance; BETA-GA2O3; MOSFET; DOPED BETA-GA2O3; CHANNEL MOSFETS; POWER FIGURE; FIELD; PERFORMANCE;
D O I
10.1109/TED.2023.3281530
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Gate-all-around (GAA) nanosheet field-effect transistors (NSFETs) are hailed as the most promising architecture for the incessant scaling of MOSFETs to the sub-5-nm technology node and beyond. Although the GAA structure and the ultra-thin channel lead to a significantly improved static performance owing to the enhanced electrostatic integrity and higher immunity against the short-channel effects, the vertical stacking and the inherent 3-D-geometry result in a large parasitic capacitance and may degrade the dynamic performance. Therefore, it becomes imperative to analyze the parasitic capacitance components in GAA NSFETs and provide design guidelines for optimizing the dynamic performance. To this end, in this work, we have formulated an analytical model for the total gate parasitic capacitance in GAA NSFETs, considering contributions from different parasitic capacitance components. Furthermore, we have also investigated the variation in parasitic capacitance components with the structural parameters for design optimization of GAA NSFETs from a dynamic performance perspective. The result of the developed model is in good agreement with TCAD simulation result indicating the efficacy of the analytical model.
引用
收藏
页码:37 / 45
页数:9
相关论文
共 50 条
[31]   Drain current modelling of double gate-all-around (DGAA) MOSFETs [J].
Kumar, Arun ;
Bhushan, Shiv ;
Tiwari, Pramod Kumar .
IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (04) :519-525
[32]   A new explicit and analytical model for square Gate-All-Around MOSFETs with rounded corners [J].
Moreno, E. ;
Villada, M. P. ;
Ruiz, F. G. ;
Roldan, J. B. ;
Marin, E. G. .
SOLID-STATE ELECTRONICS, 2015, 111 :180-187
[33]   An analytic model for gate-all-around silicon nanowire tunneling field effect transistors [J].
Liu Ying ;
He Jin ;
Chan Mansun ;
Du Cai-Xia ;
Ye Yun ;
Zhao Wei ;
Wu Wen ;
Deng Wan-Ling ;
Wang Wen-Ping .
CHINESE PHYSICS B, 2014, 23 (09)
[34]   High-frequency compact analytical noise model of gate-all-around MOSFETs [J].
Lazaro, A. ;
Nae, B. ;
Muthupandian, C. ;
Iniguez, B. .
SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2010, 25 (03)
[35]   A compact explicit DC model for short channel Gate-All-Around junctionless MOSFETs [J].
Lime, Francois ;
Avila-Herrera, Fernando ;
Cerdeira, Antonio ;
Iniguez, Benjamin .
SOLID-STATE ELECTRONICS, 2017, 131 :24-29
[36]   Total Ionizing Dose Effects on Nanosheet Gate-All-Around MOSFETs Built on Void Embedded Silicon on Insulator Substrate [J].
Zhao, Lantian ;
Liu, Qiang ;
Liu, Chenhe ;
Chen, Lingli ;
Yang, Yumeng ;
Wei, Xing ;
Mu, Zhiqiang ;
Yu, Wenjie .
IEEE ELECTRON DEVICE LETTERS, 2021, 42 (10) :1428-1431
[37]   Machine Learning Aided Device Simulation of Work Function Fluctuation for Multichannel Gate-All-Around Silicon Nanosheet MOSFETs [J].
Akbar, Chandni ;
Li, Yiming ;
Sung, Wen Li .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (11) :5490-5497
[38]   Transistor Compact Model Based on Multigradient Neural Network and Its Application in SPICE Circuit Simulations for Gate-All-Around Si Cold Source FETs [J].
Yang, Qihang ;
Qi, Guodong ;
Gan, Weizhuo ;
Wu, Zhenhua ;
Yin, Huaxiang ;
Chen, Tao ;
Hu, Guangxi ;
Wan, Jing ;
Yu, Shaofeng ;
Lu, Ye .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (09) :4181-4188
[39]   Gate-all-around technology: Taking advantage of ballistic transport? [J].
Huguenin, J. L. ;
Bidal, G. ;
Denorme, S. ;
Fleury, D. ;
Loubet, N. ;
Pouydebasque, A. ;
Perreau, P. ;
Leverd, F. ;
Barnola, S. ;
Beneyton, R. ;
Orlando, B. ;
Gouraud, P. ;
Salvetat, T. ;
Clement, L. ;
Monfray, S. ;
Ghibaudo, G. ;
Boeuf, F. ;
Skotnicki, T. .
SOLID-STATE ELECTRONICS, 2010, 54 (09) :883-889
[40]   Negative differential conductivity and carrier heating in gate-all-around Si nanowire FETs and its impact on CMOS logic circuits [J].
Nayak, Kaushik ;
Bajaj, Mohit ;
Konar, Aniruddha ;
Oldiges, Philip J. ;
Iwai, Hiroshi ;
Murali, K. V. R. M. ;
Rao, V. Ramgopal .
JAPANESE JOURNAL OF APPLIED PHYSICS, 2014, 53 (04)