A 12-Bit 1-GS/s Pipelined ADC with a Novel Timing Strategy in 40-nm CMOS Process

被引:4
作者
Xu, Fangyuan [1 ,2 ]
Guo, Xuan [2 ]
Li, Zeyu [1 ,2 ]
Jia, Hanbo [2 ]
Wu, Danyu [2 ]
Wu, Jin [2 ,3 ]
机构
[1] Univ Chinese Acad Sci, Sch Microelect, Beijing 100049, Peoples R China
[2] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[3] Acela Microelect Co Ltd, Suzhou 215124, Peoples R China
关键词
analog-to-digital converter; pipelined; timing strategy; delay lock loop; bit error rate; residual curves; sample and hold amplifier; 10; B; CONVERTER; COMPARATORS; CALIBRATION; OFFSET; SFDR; GS/S;
D O I
10.3390/electronics12040924
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 1-GS/s12-bit pipelined analog-to-digital converter (ADC) fabricated in 40-nm CMOS technology that optimizes the settling time, bit error rate, and robustness. This ADC uses an improved timing called pre-quantization timing (PQT), which implements quantization in half the time of the sampling phase to maximize the output-settling time of the operational amplifier (op-amp). A complete clocking scheme along with a delay lock loop (DLL) is proposed to generate an accurate timing no matter how process, voltage, and temperature (PVT) change. Based on PQT, a high-speed comparator circuit is adopted to obtain a bit error rate (BER) below 10(-15). Sample and hold amplifier (SHA) is used to guarantee robustness over the wide input frequency. Furthermore, a low-cost automatic calibration is implemented to correct residual curves, and inter-stage gain errors are also corrected. This ADC achieves a signal-to-noise-and-distortion ratio (SNDR) of 57.3 dB and a spurious-free dynamic range (SFDR) of 78.5 dB at a 227 MHz input frequency. The measured differential nonlinearities (DNL) and integral nonlinearities (INL) after calibration are +/- 0.7 LSB and +/- 1.50 LSB, respectively. The power consumption of the ADC core is 97.6-mW, and the Walden figure of merit (FoM) is 172.9-fJ/conversion-step.
引用
收藏
页数:16
相关论文
共 39 条
[1]   A 14-bit 125 MS/s IF/RF sampling pipelined ADC with 100 dB SFDR and 50 fs jitter [J].
Ali, Ahmed M. A. ;
Dillon, Christopher ;
Sneed, Robert ;
Morgan, Andrew S. ;
Bardsley, Scott ;
Komblum, John ;
Wu, Lu .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (08) :1846-1855
[2]   AN OFFSET REDUCTION TECHNIQUE FOR USE WITH CMOS INTEGRATED COMPARATORS AND AMPLIFIERS [J].
ATHERTON, JH ;
SIMMONDS, HT .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (08) :1168-1175
[3]  
Bae C., 2020, P 2020 INT C ELECT I, P1
[4]   A 5 GS/s 150 mW 10 b SHA-Less Pipelined/SAR Hybrid ADC for Direct-Sampling Systems in 28 nm CMOS [J].
Brandolini, Massimo ;
Shin, Young J. ;
Raviprakash, Karthik ;
Wang, Tao ;
Wu, Rong ;
Geddada, Hemasundar Mohan ;
Ko, Yen-Jen ;
Ding, Yen ;
Huang, Chun-Sheng ;
Shih, Wei-Ta ;
Hsieh, Ming-Hung ;
Chou, Acer Wei-Te ;
Li, Tianwei ;
Shrivastava, Ayaskant ;
Chen, Dominique Yi-Chun ;
Hung, Bryan Juo-Jung ;
Cusmai, Giuseppe ;
Wu, Jiangfeng ;
Zhang, Mo Maggie ;
Yao, Yuan ;
Unruh, Greg ;
Venes, Ardie ;
Huang, Hung Sen ;
Chen, Chun-Ying .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (12) :2922-2934
[5]   A 91.0-dB SFDR Single-Coarse Dual-Fine Pipelined-SAR ADC With Split-Based Background Calibration in 28-nm CMOS [J].
Cao, Yuefeng ;
Zhang, Shumin ;
Zhang, Tianli ;
Chen, Yongzhen ;
Zhao, Yutong ;
Chen, Chixiao ;
Ye, Fan ;
Ren, Junyan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (02) :641-654
[6]  
Carnes J., 2006, 2006 IEEE International Symposium on Circuits and Systems (IEEE Cat. No. 06CH37717C), DOI 10.1109/ISCAS.2006.1693817
[7]   A Voltage-Controlled Capacitance Offset Calibration Technique for High Resolution Dynamic Comparator [J].
Chan, Chi-Hang ;
Zhu, Yan ;
Chio, U-Fat ;
Sin, Sai-Weng ;
U, Seng-Pan ;
Martins, R. P. .
2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, :392-395
[8]   A digitally self-calibrating 14-bit 10-MHz CMOS pipelined A/D converter [J].
Chuang, SYS ;
Sculley, TL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (06) :674-683
[9]   A 12-b 10-GS/s Interleaved Pipeline ADC in 28-nm CMOS Technology [J].
Devarajan, Siddharth ;
Singer, Larry ;
Kelly, Dan ;
Pan, Tao ;
Silva, Jose ;
Brunsilius, Janet ;
Rey-Losada, Daniel ;
Murden, Frank ;
Speir, Carroll ;
Bray, Jeffery ;
Otte, Eric ;
Rakuljic, Nevena ;
Brown, Phil ;
Weigandt, Todd ;
Yu, Qicheng ;
Paterson, Donald ;
Petersen, Corey ;
Gealow, Jeffrey ;
Manganaro, Gabriele .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (12) :3204-3218
[10]   A Pipelined ADC With Metastability Error Rate <10-15 Errors/Sample [J].
Guhados, Shankar ;
Hurst, Paul J. ;
Lewis, Stephen H. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (09) :2119-2128