Real-Time FPGA Investigation of Potential FEC Schemes for 800G-ZR/ZR+ Forward Error Correction

被引:7
作者
Wang, Weiming [1 ]
Long, Zhijun [1 ]
Qian, Weifeng [1 ]
Tao, Kai [1 ]
Wei, Zitao [1 ]
Zhang, Shihua [1 ]
Feng, Zhenhua [2 ]
Xia, Yan [2 ]
Chen, Yong [2 ]
机构
[1] ZTE Corp, State Key Lab Mobile Network & Mobile Multimedia T, Shenzhen 518055, Peoples R China
[2] ZTE Corp, Wuhan 430223, Peoples R China
关键词
Forward error correction; Codes; Iterative decoding; Standards; Reliability; Throughput; Power dissipation; 800G-ZR; field-programmable gate array; forward error correction; optical fiber communication; simplified OFEC; CODES;
D O I
10.1109/JLT.2022.3218957
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Forward error correction (FEC) performance down to 1e-15 bit error rate (BER) of a open FEC code (OFEC), which was recently proposed for the 800G inter-data center interconnect (DCI) standard, is verified with a 100-piece-FPGA implementation at a record 400-Gbps throughput. Besides the OFEC, we also investigate the cons and pros of the concatenated staircase and Hamming code (CFEC) and multilevel codes (MLC) of a concatenated Low-Density Parity-Check (LDPC) and Turbo Product Code (TPC), which are the candidate schemes for the 800G-ZR FEC. The OFEC performance as a function of decoding iterations of Soft-in Soft-out (SISO) and Hard-in Hard-out (HIHO) is investigated, and FPGA emulations reveal the existence of an error flare of the OFEC with two SISO iterations and an severe error floor with one HIHO iteration even with four SISO iterations. Further investigations on different combinations of SISO and HIHO iterations, revealed that three SISO and two HIHO iterations are the optimal choice. Based on this iteration configuration, we studied the methods that decreasing the test patterns (TP) of SISO decoder and the soft bits to reduce the implementation complexity. Then we proposed the simplified OFEC scheme for 800G-ZR application, providing 1.81e-2 pre-FEC BER threshold with half power dissipation of standard OFEC, achieving a trade-off between the error correction performance and power dissipation. Finally, we investigated the performance of performance enhanced OFEC with 24.3% overhead and 2.5e-2 pre-FEC threshold, and finally, FEC candidates for the 800G-ZR+ applications are studied, indicating that the OFEC and channel polarized multilevel coding (CP MLC) are the most promising schemes.
引用
收藏
页码:926 / 933
页数:8
相关论文
共 25 条
  • [11] ITU OTU, 2018, ITU T RECOMMENDATION
  • [12] Low-complexity Channel Polarized Multilevel Coding for Modulation-format-independent Forward Error Correction
    Kakizaki, Takeshi
    Nakamura, Masanori
    Hamaoka, Fukutaro
    Kisaka, Yoshiaki
    [J]. 2021 EUROPEAN CONFERENCE ON OPTICAL COMMUNICATION (ECOC), 2021,
  • [13] Kamiya N., 2010, PROC OPT FIBER COMMU, P1
  • [14] OpenROADM, 2019, OP ROADM MSA 301 W P
  • [15] OpenROADM, 2018, OPT SPEC SINGL WAV M
  • [16] Near-optimum decoding of product codes: Block turbo codes
    Pyndiah, RM
    [J]. IEEE TRANSACTIONS ON COMMUNICATIONS, 1998, 46 (08) : 1003 - 1010
  • [17] Sab O., 2000, P OPT FIB COMM C MAR, P1
  • [18] Smith B., 2017, IEEE 802 3 10 KM OPT
  • [19] Staircase Codes: FEC for 100 Gb/s OTN
    Smith, Benjamin P.
    Farhood, Arash
    Hunt, Andrew
    Kschischang, Frank R.
    Lodge, John
    [J]. JOURNAL OF LIGHTWAVE TECHNOLOGY, 2012, 30 (01) : 110 - 117
  • [20] Future Prospects for FEC in Fiber-Optic Communications
    Smith, Benjamin P.
    Kschischang, Frank R.
    [J]. IEEE JOURNAL OF SELECTED TOPICS IN QUANTUM ELECTRONICS, 2010, 16 (05) : 1245 - 1257