Real-Time FPGA Investigation of Potential FEC Schemes for 800G-ZR/ZR+ Forward Error Correction

被引:7
作者
Wang, Weiming [1 ]
Long, Zhijun [1 ]
Qian, Weifeng [1 ]
Tao, Kai [1 ]
Wei, Zitao [1 ]
Zhang, Shihua [1 ]
Feng, Zhenhua [2 ]
Xia, Yan [2 ]
Chen, Yong [2 ]
机构
[1] ZTE Corp, State Key Lab Mobile Network & Mobile Multimedia T, Shenzhen 518055, Peoples R China
[2] ZTE Corp, Wuhan 430223, Peoples R China
关键词
Forward error correction; Codes; Iterative decoding; Standards; Reliability; Throughput; Power dissipation; 800G-ZR; field-programmable gate array; forward error correction; optical fiber communication; simplified OFEC; CODES;
D O I
10.1109/JLT.2022.3218957
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Forward error correction (FEC) performance down to 1e-15 bit error rate (BER) of a open FEC code (OFEC), which was recently proposed for the 800G inter-data center interconnect (DCI) standard, is verified with a 100-piece-FPGA implementation at a record 400-Gbps throughput. Besides the OFEC, we also investigate the cons and pros of the concatenated staircase and Hamming code (CFEC) and multilevel codes (MLC) of a concatenated Low-Density Parity-Check (LDPC) and Turbo Product Code (TPC), which are the candidate schemes for the 800G-ZR FEC. The OFEC performance as a function of decoding iterations of Soft-in Soft-out (SISO) and Hard-in Hard-out (HIHO) is investigated, and FPGA emulations reveal the existence of an error flare of the OFEC with two SISO iterations and an severe error floor with one HIHO iteration even with four SISO iterations. Further investigations on different combinations of SISO and HIHO iterations, revealed that three SISO and two HIHO iterations are the optimal choice. Based on this iteration configuration, we studied the methods that decreasing the test patterns (TP) of SISO decoder and the soft bits to reduce the implementation complexity. Then we proposed the simplified OFEC scheme for 800G-ZR application, providing 1.81e-2 pre-FEC BER threshold with half power dissipation of standard OFEC, achieving a trade-off between the error correction performance and power dissipation. Finally, we investigated the performance of performance enhanced OFEC with 24.3% overhead and 2.5e-2 pre-FEC threshold, and finally, FEC candidates for the 800G-ZR+ applications are studied, indicating that the OFEC and channel polarized multilevel coding (CP MLC) are the most promising schemes.
引用
收藏
页码:926 / 933
页数:8
相关论文
共 25 条
  • [1] A compact and accurate Gaussian variate generator
    Alimohammad, Amirhossein
    Fard, Saeed Fouladi
    Cockburn, Bruce F.
    Schlegel, Christian
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (05) : 517 - 527
  • [2] A NOTE ON THE GENERATION OF RANDOM NORMAL DEVIATES
    BOX, GEP
    MULLER, ME
    [J]. ANNALS OF MATHEMATICAL STATISTICS, 1958, 29 (02): : 610 - 611
  • [3] FPGA Investigation on Flrror-Flare Performance of a Concatenated Staircase and Hamming FEC Code for 400G Inter-Data Center Interconnect
    Cai, Yi
    Wang, Weiming
    Qian, Weifeng
    Xing, Jia
    Tao, Kai
    Yin, Junjie
    Zhang, Shihua
    Lei, Ming
    Sun, Erkun
    Chien, Hung-Chang
    Liao, Qun
    Yang, Ke
    Chen, Huan
    [J]. JOURNAL OF LIGHTWAVE TECHNOLOGY, 2019, 37 (01) : 188 - 195
  • [4] Cai Y, 2018, 2018 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXPOSITION (OFC)
  • [5] Castrillon A., 2019, PROC OPT FIBER COMMU, P1
  • [7] Djordjevic Ivan B., 2008, OFC/NFOEC 2008. 2008 Optical Fiber Communication Conference/National Fiber Optic Engineers Conference, P1, DOI 10.1109/OFC.2008.4528208
  • [8] Next Generation FEC for High-Capacity Communication in Optical Transport Networks
    Djordjevic, Ivan B.
    Arabaci, Murat
    Minkov, Lyubomir L.
    [J]. JOURNAL OF LIGHTWAVE TECHNOLOGY, 2009, 27 (16) : 3518 - 3530
  • [9] Farhood A., 2017, OPT INTERNETWORKING
  • [10] Gareau S., 2019, PROC ITU T SG15 FEC