Self-Heating Mapping of the Experimental Device and Its Optimization in Advance Sub-5 nm Node Junctionless Multi-Nanowire FETs

被引:8
|
作者
Kumar, Nitish [1 ]
Pali, Shraddha [1 ]
Gupta, Ankur [1 ]
Singh, Pushpapraj [1 ]
机构
[1] Indian Inst Technol Delhi, Ctr Appl Res Elect, New Delhi 110016, India
关键词
Self-heating effect (SHE); junctionless multi-nanowire (JL-MNW) GAA FET; lattice temperature; thermal resistance; delay time; hot carrier injection (HCI) lifetime; bias temperature instability (BTI) lifetime; THERMAL-RESISTANCE; PERFORMANCE; TRANSISTORS;
D O I
10.1109/TDMR.2023.3340032
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The junctionless multi-nanowire (JL-MNW) gate-all-around (GAA) field-effect transistor (FET) has become an emerging device in the advanced node of modern semiconductor devices because of its inherent operational mechanism properties. Therefore, in this paper, the Sentaurus TCAD simulator is calibrated with a compact thermal conductivity model using experimentally measured I-V characteristic data of JL-MNW GAA FET and electro-thermal characteristics of the experimental device are mapped into the contour plots. The non-uniform lattice temperature distribution is observed in an experimental device, and the change of peak lattice temperature (Delta T-L,T-max) is linearly increased with DC power. Further, in the sub-5nm technology node, the self-heating effect (SHE) is analyzed with variations of device active areas, such as vertical nanowire stacking and poly gate thickness (T-P) between two nanowires in a DC operation. This work reveals that the device's physical parameter variation affects overall performance in sub-5 nm technology nodes, such as ON-current (I-ON) degradation and delay time. But its thermal reliability is better than the inversion mode GAA FET, such as the peak of lattice temperature (T-L,T-max) and thermal resistance (R-TH). These are extensively investigated using the Figure of Merit (FoM). Furthermore, the thermal reliability of the experimental device and advanced node JL-MNW GAA FETs are also analyzed in terms of hot carrier injection (HCI) lifetime and bias temperature instability (BTI) lifetime degradation with respect to the T-L,T-max and T-P. Considering these results, the junctionless device is expected to be an attractive candidate to improve the performance and reliability in advanced nodes simultaneously.
引用
收藏
页码:33 / 40
页数:8
相关论文
共 9 条
  • [1] Characterization and optimization of junctionless gate-all-around vertically stacked nanowire FETs for sub-5 nm technology nodes
    Sreenivasulu, V. Bharath
    Narendar, Vadthiya
    MICROELECTRONICS JOURNAL, 2021, 116
  • [2] Dielectric Material and Thermal Optimization in Sidewall Spacer Design for Junctionless Nanosheet FETs at Sub-5 nm Technology Node: An Insight into Device and Circuit Performance
    Indhur, Vanitha
    Dupati, Uma Maheshwari
    Lakkarasu, Manasa
    Sanga, Sravya
    Valasa, Sresta
    Kotha, Venkata Ramakrishna
    Bhukya, Sunitha
    Vadthiya, Narendar
    Vadthya, Bheemudu
    Malishetty, Narendar
    Maheshwaram, Satish
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2024, 13 (10)
  • [3] Investigation of Self-Heating Effect in Forksheet FETs for Sub-3-nm Node
    Lim, Jaewan
    Jeong, Jinsu
    Lee, Junjong
    Lee, Seunghwan
    Lee, Sanguk
    Baek, Rock-Hyun
    2023 7TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM, 2023,
  • [4] Piezoresistive sensitivity enhancement below threshold voltage in sub-5 nm node using junctionless multi-nanosheet FETs
    Kumar, Nitish
    Joshi, Khanjan
    Gupta, Ankur
    Singh, Pushpapraj
    NANOTECHNOLOGY, 2024, 35 (33)
  • [5] Design optimization of sub-5nm node nanosheet field effect transistors to minimize self-heating effects
    Ding, Fei
    Wong, Hiu-Yung
    Liu, Tsu-Jae King
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2021, 39 (01):
  • [6] Self-Heating and Electrothermal Properties o Advanced Sub-5-nm Node Nanoplate FET
    Myeong, Ilho
    Song, Ickhyun
    Kang, Min Jae
    Shin, Hyungcheol
    IEEE ELECTRON DEVICE LETTERS, 2020, 41 (07) : 977 - 980
  • [7] Spatio-Temporal Mapping of Device Temperature due to Self-Heating in Sub-22 nm Transistors
    Wahab, Muhammad A.
    Shin, SangHoon
    Alam, Muhammad A.
    2016 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2016,
  • [8] Optimization of Sidewall Spacer Engineering at Sub-5 nm Technology Node For JL-Nanowire FET: Digital/Analog/RF/Circuit Perspective
    Anguru, Chandana
    Aryasomayajula, Vamsi Krishna
    Kotha, Venkata Ramakrishna
    Valasa, Sresta
    Bhukya, Sunitha
    Vadthiya, Narendar
    Bheemudu, V.
    Kallepelli, Sagar
    Maheshwaram, Satish
    Mudidhe, Praveen Kumar
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2024, 13 (01)
  • [9] Interface trap dynamics and thermal effects in novel junctionless dual gate inverted-U-shaped FinFETs for sub-5 nm node: device to circuit level implementation
    Bandi, Bhanu Prakash
    Sornapudi, Uday Sankar Srinivas
    Valasa, Sresta
    Kotha, Venkata Ramakrishna
    Bhukya, Sunitha
    Mudidhe, Praveen Kumar
    Tayal, Shubham
    Vadthiya, Narendar
    JOURNAL OF PHYSICS D-APPLIED PHYSICS, 2025, 58 (13)