Modeling and Measurement of 3D Solenoid Inductor Based on Through-Silicon Vias

被引:5
作者
Yin, Xiangkun [1 ]
Wang, Fengjuan [2 ]
Zhu, Zhangming [1 ]
Pavlidis, Vasilis F. [3 ]
Liu, Xiaoxian [1 ]
Lu, Qijun [1 ]
Liu, Yang [1 ]
Yang, Yintang [1 ]
机构
[1] Xidian Univ, Sch Microelect, Shaanxi Key Lab Integrated Circuits & Syst, Xian 710071, Peoples R China
[2] Xian Univ Tech, Sch Automation & Informat Engn, Xian 710048, Peoples R China
[3] Univ Manchester, Dept Comp Sci, Manchester M139PL, England
关键词
Semiconductor device modeling; Inductance; Analytical models; Solid modeling; Three-dimensional displays; Integrated circuit modeling; Inductors; Analytical model; Solenoid inductor; Passive microwave devices; Three-dimensional integrated circuit; Through-silicon vias (TSVs); Finite element method (FEM); FILTER;
D O I
10.23919/cje.2020.00.340
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Through-silicon via (TSV) provides vertical interconnectivity among the stacked dies in three-dimensional integrated circuits (3D ICs) and is a promising option to minimize 3D solenoid inductors for on-chip radio-frequencyapplications. In this paper, a rigorous analytical inductance model of 3D solenoid inductor is proposed based on the concept of loop and partial inductance. And a series of 3D samples are fabricated on 12-in high-resistivity silicon wafer using low-cost standard CMOS-compatible process. The results of the proposed model match very well with those obtained by simulation and measurement. With this model, the inductance can be estimated accurately and efficiently over a wide range of inductor windings, TSV height, space, and pitch.
引用
收藏
页码:365 / 374
页数:10
相关论文
共 50 条
  • [1] Combined Symbol Error Correction and Spare Through-Silicon Vias for 3D Memories
    Garcia-Herrero, Francisco
    Sanchez-Macian, Alfonso
    Maestro, Juan Antonio
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2021, 9 (04) : 2139 - 2145
  • [2] Compact AC Modeling and Performance Analysis of Through-Silicon Vias in 3-D ICs
    Xu, Chuan
    Li, Hong
    Suaya, Roberto
    Banerjee, Kaustav
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (12) : 3405 - 3417
  • [3] High-aspect ratio through-silicon vias for the integration of microfluidic cooling with 3D microsystems
    Oh, Hanju
    Gu, Ja Myung
    Hong, Sang Jeen
    May, Gary S.
    Bakir, Muhannad S.
    MICROELECTRONIC ENGINEERING, 2015, 142 : 30 - 35
  • [4] Wideband Electromagnetic Modeling of Coaxial-Annular Through-Silicon Vias
    Lu, Qijun
    Zhu, Zhangming
    Liu, Yang
    Liu, Xiaoxian
    Yin, Xiangkun
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2018, 60 (06) : 1915 - 1922
  • [5] Electrical Modeling and Analysis of Polymer-Cavity Through-Silicon Vias
    Liu, Xiaoxian
    Zhu, Zhangming
    Yang, Yintang
    Lu, Qijun
    Yin, Xiangkun
    Liu, Yang
    2017 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2017,
  • [6] Through-Silicon Vias: Drivers, Performance, and Innovations
    Thadesar, Paragkumar A.
    Gu, Xiaoxiong
    Alapati, Ramakanth
    Bakir, Muhannad S.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2016, 6 (07): : 1009 - 1019
  • [7] Modeling and Fabrication Aspects of Cu- and Carbon Nanotube-Based Through-Silicon Vias
    Goyal, Tanu
    Majumder, Manoj Kumar
    Kaushik, Brajesh Kumar
    IETE JOURNAL OF RESEARCH, 2021, 67 (03) : 377 - 393
  • [8] Investigating the Tapered Profiles on the Parasitic Inductance of Through-Silicon Vias
    Liu, Jinxu
    Zhang, Jihua
    Fang, Zhen
    Chen, Hongwei
    Gao, Libin
    Li, Wenlei
    Liang, Tianpeng
    Zhang, Wanli
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2024, 14 (11): : 2128 - 2131
  • [9] A design methodology and various performance and fabrication metrics evaluation of 3D Network-on-Chip with multiplexed Through-Silicon Vias
    Said, Mostafa
    Shalaby, Ahmed
    Mehdipour, Farhad
    Biglari-Abhari, Morteza
    El-Sayed, Mohamed
    MICROPROCESSORS AND MICROSYSTEMS, 2016, 43 : 26 - 46
  • [10] An Effective Approach for Thermal Performance Analysis of 3-D Integrated Circuits With Through-Silicon Vias
    Chai, Jingrui
    Dong, Gang
    Yang, Yintang
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2019, 9 (05): : 877 - 887