A Cryo-CMOS DAC-Based 40-Gb/s PAM4 Wireline Transmitter for Quantum Computing

被引:1
|
作者
Fakkel, Niels [1 ,2 ]
Mortazavi, Mohsen [3 ]
Overwater, Ramon W. J. [1 ,2 ]
Sebastiano, Fabio [1 ,2 ]
Babaie, Masoud [2 ,3 ]
机构
[1] Delft Univ Technol, Dept Quantum & Comp Engn, NL-2628 CD Delft, Netherlands
[2] QuTech, NL-2628 CJ Delft, Netherlands
[3] Delft Univ Technol, Dept Microelect, NL-2628 CD Delft, Netherlands
关键词
Cryo-CMOS; high-speed digital-to-analog converter (DAC); quantum computing; quantum error correction (QEC); serializer; wireline transmitter (TX); ERROR-CORRECTION; NANOMETER CMOS; CIRCUITS; MISMATCH;
D O I
10.1109/JSSC.2024.3364968
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Addressing the advancement toward large-scale quantum computers, this article presents the first four-level pulse amplitude modulation (PAM4) wireline transmitter (TX) operating at cryogenic temperatures (CTs). With quantum computers scaling up toward thousands of quantum bits (qubits), but having too limited fidelity for robust operation, continuous rounds of quantum error correction (QEC) are necessary. However, QEC requires a large amount of data to be transferred from a cryogenic controller at 4 K to a classical processor at room temperature (RT). To bridge the gap, a high-speed data link between the quantum processor at CT and the classical counterpart at RT is needed. The proposed PAM4 TX architecture integrates a low-power 64:4 serializer structure, a high-speed 4:1 current-mode logic (CML) multiplexer, and a linear 6-bit digital-to-analog converter (DAC). Considering the challenges and benefits of CMOS operating at CTs, the TX architecture and circuitry are designed to exploit the maximum speed, while maintaining sufficient linearity. The fabricated 40-nm CMOS chip achieves a data rate of 40-Gb/s (36-Gb/s), an energy efficiency of 2.46 pJ/b (2.47 pJ/b), and 97.8% (96.6%) ratio of level mismatch (RLM) at CT (RT). While demonstrating an energy efficiency comparable to prior-art TXs in more advanced CMOS nodes at RT, the broad operating temperature of the proposed TX enables the required high-speed wireline link for large-scale quantum computers.
引用
收藏
页码:1433 / 1446
页数:14
相关论文
共 13 条
  • [1] A Cryo-CMOS DAC-based 40 Gb/s PAM4 Wireline Transmitter for Quantum Computing Applications
    Fakkel, Niels
    Mortazavi, Mohsen
    Overwater, Ramon
    Sebastiano, Fabio
    Babaie, Masoud
    2023 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, RFIC, 2023, : 257 - 260
  • [2] An 80-Gb/s 44-mW Wireline PAM4 Transmitter
    Chang, Yikun
    Manian, Abishek
    Kong, Long
    Razavi, Behzad
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (08) : 2214 - 2226
  • [3] A 200-MS/s 12-b Cryo-CMOS CS DAC for Quantum Computing
    Zhou, Changchun
    He, Xuexi
    Zeng, Bolun
    Xu, Jun
    Luo, Chao
    Guo, Guoping
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2025, 72 (01) : 98 - 102
  • [4] A Benchmark of Cryo-CMOS 40-nm Embedded SRAM/DRAMs for Quantum Computing
    Damsteegt, Rob A.
    Overwater, Ramon W. J.
    Babaie, Masoud
    Sebastiano, Fabio
    IEEE 49TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE, ESSCIRC 2023, 2023, : 165 - 168
  • [5] A Quantum Controller IC With DRAG Generation in 40-nm Cryo-CMOS for Scalable Superconducting Quantum Computing
    Kang, Kiseo
    Bae, Seongchan
    Minn, Donggyu
    Lee, Jaeho
    Sim, Jae-Yoon
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2024,
  • [6] Cryo-CMOS Model-Enabled 8-Bit Current Steering DAC Design for Quantum Computing
    Hu, Yongqi
    Wang, Zewei
    Chen, Renhe
    Tang, Zhidong
    Guo, Ao
    Cao, Chengwei
    Wu, Weican
    Chen, Shoumian
    Zhao, Yuhang
    Yu, Liujiang
    Shang, Ganbing
    Xu, Hao
    Hu, Shaojian
    Kou, Xufeng
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 3413 - 3417
  • [7] A 224-Gb/s DAC-Based PAM-4 Quarter-Rate Transmitter With 8-Tap FFE in 10-nm FinFET
    Kim, Jihwan
    Kundu, Sandipan
    Balankutty, Ajay
    Beach, Matthew
    Kim, Bong Chan
    Kim, Stephen T.
    Liu, Yutao
    Murthy, Savyasaachi Keshava
    Wali, Priya
    Yu, Kai
    Kim, Hyung Seok
    Liu, Chuan-Chang
    Shin, Dongseok
    Cohen, Ariel
    Segal, Yoav
    Fan, Yongping
    Li, Peng
    O'Mahony, Frank
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (01) : 6 - 20
  • [8] A 1-GS/s 6-8-b Cryo-CMOS SAR ADC for Quantum Computing
    Kiene, Gerd
    Overwater, Ramon W. J.
    Catania, Alessandro
    Sreenivasulu, Aishwarya Gunaputi
    Bruschi, Paolo
    Charbon, Edoardo
    Babaie, Masoud
    Sebastiano, Fabio
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (07) : 2016 - 2027
  • [9] A Robust LC-π Matching Network for 112 Gb/s PAM4 Receiver in 28 nm CMOS
    Han, Gengshi
    Zheng, Xuqiang
    Xu, Hua
    Wang, Zedong
    Wen, Zhanhao
    He, Yu
    Chen, Bao
    Liu, Xinyu
    ELECTRONICS, 2023, 12 (13)
  • [10] A Design of Data Path Based on CMOS Logic for a 72-Gb/s PAM-4 Transmitter in 28-nm CMOS
    Choi, Moon-Chul
    Ju, Haram
    Ko, Han-Gon
    Jeong, Deog-Kyoon
    2019 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2019, : 299 - 302