High-Precision and Low-Power Offset Canceling Tri-State Sensing Latch in NAND Flash Memory

被引:0
作者
Lee, Taeyun [1 ,2 ]
Jung, In-Jun [2 ]
Jung, Seong-Ook [2 ]
机构
[1] Samsung Elect Co Ltd, Flash Design Team, Hwaseong 18448, South Korea
[2] Yonsei Univ, Sch Elect & Elect Engn, Seoul 03722, South Korea
关键词
CMOS analog integrated circuits; flash memories; latches; low-noise sense amplifiers; offset canceling;
D O I
10.1109/TCSII.2023.3238998
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As the density of NAND flash memory increases, high-precision and low-power sensing latch is demanded. One promising solution for improving read precision is the offset canceling sensing latch (OCSL). The OCSL samples the trip voltage and compensates for its offset, reducing the effective trip voltage variation by 26.5%. However, the OCSL suffers from three problems due to the short-circuit between VDD and GND: 1) energy consumption of 20.7 pJ in the sense phase, 2) additional energy consumption of 78.7 pJ in the sample phase, 3) risk of data corruption in sample phase. In this brief, the offset canceling tri-state sensing latch (OCTSL) is proposed that achieves high-precision and low-power read operation with die area overhead of 0.015% through three key features: 1) sense phase without short-circuit between VDD and GND by adopting tri-state sensing latch, 2) sample phase without short-circuit between VDD and GND by adding the sensing node precharge, 3) couple-down phase to enable the adoption of the tri-state sensing latch by using sensing node coupling capacitor. Compared to the OCSL, the proposed OCTSL reduces the effective trip voltage variation by 43.4%, reduces energy consumption by up to 99.1% and 78.3% in the sample and sense phases, respectively, and eliminates the risk of data corruption in the sample phase.
引用
收藏
页码:2325 / 2329
页数:5
相关论文
共 16 条
  • [1] All-Bit-Line Read Scheme With Locking Bit-Line and Amplifying Sense Node in NAND Flash
    An, Jun Ho
    Chun, Jin Young
    Park, Hyun Kook
    Jung, Seong-Ook
    [J]. IEEE ACCESS, 2021, 9 : 28001 - 28011
  • [2] A 34 MB/s MLC Write Throughput 16 Gb NAND With All Bit Line Architecture on 56 nm Technology
    Cernea, Raul-Adrian
    Pham, Long
    Moogat, Farookh
    Chan, Siu
    Le, Binh
    Li, Yan
    Tsao, Shouchang
    Tseng, Tai-Yuan
    Nguyen, Khanh
    Li, Jason
    Hu, Jayson
    Yuh, Jong Hak
    Hsu, Cynthia
    Zhang, Fanglin
    Kamei, Teruhiko
    Nasu, Hiroaki
    Kliza, Phil
    Htoo, Khin
    Lutze, Jeffrey
    Dong, Yingda
    Higashitani, Masaaki
    Yang, Junnhui
    Lin, Hung-Szu
    Sakhamuri, Vamshi
    Li, Alan
    Pan, Feng
    Yadala, Sridhar
    Taigor, Subodh
    Pradhan, Kishan
    Lan, James
    Chan, James
    Abe, Takumi
    Fukuda, Yasuyuki
    Mukai, Hideo
    Kawakami, Koichi
    Liang, Connie
    Ip, Tommy
    Chang, Shu-Fen
    Lakshmipathi, Jaggi
    Huynh, Sharon
    Pantelakis, Dimitris
    Mofidi, Mehrdad
    Quader, Khandker
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (01) : 186 - 194
  • [3] Joo S.-H., 2013, U.S. Patent, Patent No. 83607
  • [4] 256 Gb 3 b/Cell V-NAND Flash Memory With 48 Stacked WL Layers
    Kang, Dongku
    Jeong, Woopyo
    Kim, Chulbum
    Kim, Doo-Hyun
    Cho, Yong Sung
    Kang, Kyung-Tae
    Ryu, Jinho
    Kang, Kyung-Min
    Lee, Sungyeon
    Kim, Wandong
    Lee, Hanjun
    Yu, Jaedoeg
    Choi, Nayoung
    Jang, Dong-Su
    Lee, Cheon An
    Min, Young-Sun
    Kim, Moo-Sung
    Park, An-Soo
    Son, Jae-Ick
    Kim, In-Mo
    Kwak, Pansuk
    Jung, Bong-Kil
    Lee, Doo-Sub
    Kim, Hyunggon
    Ihm, Jeong-Don
    Byeon, Dae-Seok
    Lee, Jin-Yup
    Park, Ki-Tae
    Kyung, Kye-Hyun
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (01) : 210 - 217
  • [5] Kim C. H., 2019, U.S. Patent, Patent No. 10290343
  • [6] Kim DH, 2020, ISSCC DIG TECH PAP I, P218, DOI 10.1109/ISSCC19947.2020.9063053
  • [7] A 120-mm(2) 64-Mb NAND Flash memory achieving 180 ns/Byte effective program speed
    Kim, JK
    Sakui, K
    Lee, SS
    Itoh, Y
    Kwon, SC
    Kanazawa, K
    Lee, KJ
    Nakamura, H
    Kim, KY
    Himeno, T
    Kim, JR
    Kanda, K
    Jung, TS
    Oshima, Y
    Suh, KD
    Hashimoto, K
    Ahn, ST
    Miyamoto, J
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (05) : 670 - 680
  • [8] Kim M., 2022, IEEE INT SOLID STATE
  • [9] Luque A., 2010, Materials, technologies and practice in historic heritage structures, P197, DOI DOI 10.1007/978-90-481-2684-2_11
  • [10] Missiroli C., 2017, U.S. Patent, Patent No. 140823