Overcoming the Fermi-Level Pinning Effect in the Nanoscale Metal and Silicon Interface

被引:2
|
作者
Su, Zih-Chun [1 ]
Lin, Ching-Fuh [1 ,2 ,3 ]
机构
[1] Natl Taiwan Univ, Grad Inst Photon & Optoelect, Taipei 10617, Taiwan
[2] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
[3] Natl Taiwan Univ, Dept Elect Engn, Taipei 10617, Taiwan
关键词
ultra-broadband infrared photon detection technique; Schottky devices; Fermi-level pinning; interface passivation; PHOTODETECTOR;
D O I
10.3390/nano13152193
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
Silicon-based photodetectors are attractive as low-cost and environmentally friendly optical sensors. Also, their compatibility with complementary metal-oxide-semiconductor (CMOS) technology is advantageous for the development of silicon photonics systems. However, extending optical responsivity of silicon-based photodetectors to the mid-infrared (mid-IR) wavelength range remains challenging. In developing mid-IR infrared Schottky detectors, nanoscale metals are critical. Nonetheless, one key factor is the Fermi-level pinning effect at the metal/silicon interface and the presence of metal-induced gap states (MIGS). Here, we demonstrate the utilization of the passivated surface layer on semiconductor materials as an insulating material in metal-insulator-semiconductor (MIS) contacts to mitigate the Fermi-level pinning effect. The removal of Fermi-level pinning effectively reduces the Schottky barrier height by 12.5% to 16%. The demonstrated devices exhibit a high responsivity of up to 234 & mu;A/W at a wavelength of 2 & mu;m, 48.2 & mu;A/W at 3 & mu;m, and 1.75 & mu;A/W at 6 & mu;m. The corresponding detectivities at 2 and 3 & mu;m are 1.17 x 10(8) cm Hz(1/2) W-1 and 2.41 x 10(7) cm Hz(1/2) W-1, respectively. The expanded sensing wavelength range contributes to the application development of future silicon photonics integration platforms.
引用
收藏
页数:12
相关论文
共 50 条
  • [1] FERMI-LEVEL PINNING AT NICKEL DISILICIDE SILICON INTERFACE
    KIKUCHI, A
    PHYSICAL REVIEW B, 1989, 39 (18) : 13323 - 13326
  • [2] CDTE AND ZNTE METAL INTERFACE FORMATION AND FERMI-LEVEL PINNING
    WAHI, AK
    CAREY, GP
    CHIANG, TT
    LINDAU, I
    SPICER, WE
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A-VACUUM SURFACES AND FILMS, 1989, 7 (02): : 494 - 498
  • [3] Alleviation of fermi-level pinning effect at metal/germanium interface by the insertion of graphene layers
    Baek, Seung-heon Chris
    Seo, Yu-Jin
    Oh, Joong Gun
    Park, Min Gyu Albert
    Bong, Jae Hoon
    Yoon, Seong Jun
    Seo, Minsu
    Park, Seung-young
    Park, Byong-Guk
    Lee, Seok-Hee
    APPLIED PHYSICS LETTERS, 2014, 105 (07)
  • [4] Fermi-level pinning at the polysilicon/metal oxide interface - Part I
    Hobbs, CC
    Fonseca, LRC
    Knizhnik, A
    Dhandapani, V
    Samavedam, SB
    Taylor, WJ
    Grant, JM
    Dip, LG
    Triyoso, DH
    Hegde, RI
    Gilmer, DC
    Garcia, R
    Roan, D
    Lovejoy, ML
    Rai, RS
    Hebert, EA
    Tseng, HH
    Anderson, SGH
    White, BE
    Tobin, PJ
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (06) : 971 - 977
  • [5] Alleviation of Fermi-level pinning effect on metal/germanium interface by insertion of an ultrathin aluminum oxide
    Zhou, Yi
    Ogawa, Masaaki
    Han, Xinhai
    Wang, Kang L.
    APPLIED PHYSICS LETTERS, 2008, 93 (20)
  • [6] UNIFORM MECHANISM OF FERMI-LEVEL PINNING AT THE SI-METAL INTERFACE AND IN BULK SILICON - PHENOMENOLOGICAL MODEL
    IWANOWSKI, RJ
    APPLIED SURFACE SCIENCE, 1992, 56-8 : 348 - 355
  • [7] Effect of an atomically matched interface structure on Fermi-level pinning at metal/p-Ge interfaces
    Kasahara, K.
    Yoshioka, H.
    Tojo, Y.
    Nishimura, T.
    Yamada, S.
    Miyao, M.
    Hamaya, K.
    SIGE, GE, AND RELATED COMPOUNDS 5: MATERIALS, PROCESSING, AND DEVICES, 2012, 50 (09): : 223 - 229
  • [8] FERMI-LEVEL PINNING AT HETEROJUNCTIONS
    ALLEN, RE
    BERES, RP
    DOW, JD
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1983, 1 (02): : 401 - 403
  • [9] Potential Influence of Surface Atomic Disorder on Fermi-level Pinning at Metal/SiGe Interface
    Luo, X.
    Nishimura, T.
    Yajima, T.
    Toriumi, A.
    2018 IEEE 2ND ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2018), 2018, : 47 - 49
  • [10] Effect of atomically controlled interfaces on Fermi-level pinning at metal/Ge interfaces
    Yamane, K.
    Hamaya, K.
    Ando, Y.
    Enomoto, Y.
    Yamamoto, K.
    Sadoh, T.
    Miyao, M.
    APPLIED PHYSICS LETTERS, 2010, 96 (16)