Reduction Method of Circulating Current in Parallel Three-Level Inverters Using Modified Discontinuous Pulse-Width Modulation Based on Interleaving Scheme

被引:5
作者
Choi, Hye-Won [1 ]
Lee, Kyo-Beum [1 ]
机构
[1] Ajou Univ, Dept Elect & Comp Engn, Suwon 16499, South Korea
关键词
Inverters; Voltage; Switches; Modulation; Power harmonic filters; Pulse width modulation; Harmonic analysis; Circulating current; discontinuous pulse-width modulation (DPWM); interleaving scheme; parallel-three-level inverter; POINT-CLAMPED INVERTER; CURRENT SUPPRESSION; CAPACITOR LIFETIME; PWM METHOD; STRATEGY; RIPPLE;
D O I
10.1109/TPEL.2023.3327945
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a reduction method of circulating current in parallel three-level inverters using modified discontinuous pulse-width modulation (DPWM) based on an interleaving scheme. The harmonics and current ripple are the same as that of a single inverter with the same current capacity as the parallel system with DPWM. An interleaved DPWM improves the output current quality. However, a circulating current is generated by the asynchronous phase carriers. The circulating current limits the power rating. To alleviate these problems, the proposed method reduces the high-frequency circulating current with switching frequency by 79% even at a high modulation index. The switching sequence and high-frequency circulating current are analyzed to prove the performance of the proposed method. The effectiveness and reliability of the proposed reduction method are compared to the conventional SVM. The validity of the proposed method is verified through simulations and experimental results.
引用
收藏
页码:2322 / 2333
页数:12
相关论文
共 26 条