Study of the influence of virtual guard ring width on the performance of SPAD detectors in 180 nm standard CMOS technology

被引:0
|
作者
Liu, Danlu [1 ]
Li, Ming [1 ]
Xu, Tang [1 ]
Dong, Jie [1 ]
Fang, Yuming [1 ,2 ]
Xu, Yue [1 ,2 ]
机构
[1] Nanjing Univ Posts & Telecommun, Coll Integrated Circuit Sci & Engn, Nanjing 210023, Peoples R China
[2] Natl & Local Joint Engn Lab RF Integrat & Microass, Nanjing 210023, Peoples R China
基金
中国国家自然科学基金;
关键词
single-photon avalanche diode (SPAD); virtual guard ring; dark count rate (DCR); photon detection probability (PDP); afterpulsing probability (AP); PHOTON AVALANCHE-DIODE;
D O I
10.1088/1674-4926/44/11/114102
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
The influence of the virtual guard ring width (GRW) on the performance of the p-well/deep n-well single-photon avalanche diode (SPAD) in a 180 nm standard CMOS process was investigated. TCAD simulation demonstrates that the electric field strength and current density in the guard ring are obviously enhanced when GRW is decreased to 1 mu m. It is experimentally found that, compared with an SPAD with GRW = 2 mu m, the dark count rate (DCR) and afterpulsing probability (AP) of the SPAD with GRW = 1 mu m is significantly increased by 2.7 times and twofold, respectively, meanwhile, its photon detection probability (PDP) is saturated and hard to be promoted at over 2 V excess bias voltage. Although the fill factor (FF) can be enlarged by reducing GRW, the dark noise of devices is negatively affected due to the enhanced trap-assisted tunneling (TAT) effect in the 1 mu m guard ring region. By comparison, the SPAD with GRW = 2 mu m can achieve a better trade-off between the FF and noise performance. Our study provides a design guideline for guard rings to realize a low-noise SPAD for large-array applications.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Design of a Wide-Band Voltage-Controlled Ring Oscillator Implemented in 180 nm CMOS Technology
    Tlelo-Cuautle, Esteban
    Rubi Castaneda-Avina, Perla
    Trejo-Guerra, Rodolfo
    Hugo Carbajal-Gomez, Victor
    ELECTRONICS, 2019, 8 (10)
  • [32] Design and implementation of high performance single-photon avalanche diode in 180 nm CMOS technology
    Jin Xiang-Liang
    Cao Can
    Yang Hong-Jiao
    JOURNAL OF INFRARED AND MILLIMETER WAVES, 2018, 37 (01) : 30 - +
  • [33] Design and implementation of high performance single-photon avalanche diode in 180 nm CMOS technology
    Jin X.-L.
    Cao C.
    Yang H.-J.
    Hongwai Yu Haomibo Xuebao/Journal of Infrared and Millimeter Waves, 2018, 37 (01): : 30 - 34and128
  • [34] A 24-GHz Fully Integrated Isolator with High Isolation in Standard RF 180-nm CMOS Technology
    Chang, Jen-Feng
    Kao, Jui-Chih
    Lin, Yu-Hsuan
    Wang, Huei
    2014 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2014,
  • [35] A Study of Inverse Narrow Width Effect of 65nm Low Power CMOS Technology
    Liu Xinfu
    Lim Kheeyong
    Wu Zhihua
    Xiong Zhibin
    Ding Yongping
    Hao, Nong
    Wu Yanping
    Shen Yanping
    Bin, Tang
    Louis, Lim
    Sally, Chwa
    Xing, Yu
    Feng, Hong
    Yang, Simon
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1130 - 1133
  • [36] Performance Characterization of AES Datapath Architectures in 90-nm Standard Cell CMOS Technology
    Cheng Wang
    Howard M. Heys
    Journal of Signal Processing Systems, 2014, 75 : 217 - 231
  • [37] Performance Characterization of AES Datapath Architectures in 90-nm Standard Cell CMOS Technology
    Wang, Cheng
    Heys, Howard M.
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2014, 75 (03): : 217 - 231
  • [38] A Linear Current Starved Voltage Controlled Ring Oscillator With Wide Tuning Range Using 180nm CMOS Technology
    Peepra, Khyati
    Gurjar, R. C.
    2018 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN ELECTRICAL, ELECTRONICS & COMMUNICATION ENGINEERING (ICRIEECE 2018), 2018, : 2925 - 2928
  • [39] Design and Performance Analysis of Low Frequency CMOS Ring Oscillator Using 90nm Technology
    Ramakrishna, Balaji S.
    Yalpi, Shivananda
    Kumar, Nithin L.
    Ravindra, H. B.
    Ram, Chaina
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1796 - 1801
  • [40] TOT01, a time-over-threshold based readout chip in 180nm CMOS technology for silicon strip detectors
    Kasinski, K.
    Szczygiel, R.
    Grybos, P.
    JOURNAL OF INSTRUMENTATION, 2011, 6