Study of the influence of virtual guard ring width on the performance of SPAD detectors in 180 nm standard CMOS technology

被引:0
|
作者
Liu, Danlu [1 ]
Li, Ming [1 ]
Xu, Tang [1 ]
Dong, Jie [1 ]
Fang, Yuming [1 ,2 ]
Xu, Yue [1 ,2 ]
机构
[1] Nanjing Univ Posts & Telecommun, Coll Integrated Circuit Sci & Engn, Nanjing 210023, Peoples R China
[2] Natl & Local Joint Engn Lab RF Integrat & Microass, Nanjing 210023, Peoples R China
基金
中国国家自然科学基金;
关键词
single-photon avalanche diode (SPAD); virtual guard ring; dark count rate (DCR); photon detection probability (PDP); afterpulsing probability (AP); PHOTON AVALANCHE-DIODE;
D O I
10.1088/1674-4926/44/11/114102
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
The influence of the virtual guard ring width (GRW) on the performance of the p-well/deep n-well single-photon avalanche diode (SPAD) in a 180 nm standard CMOS process was investigated. TCAD simulation demonstrates that the electric field strength and current density in the guard ring are obviously enhanced when GRW is decreased to 1 mu m. It is experimentally found that, compared with an SPAD with GRW = 2 mu m, the dark count rate (DCR) and afterpulsing probability (AP) of the SPAD with GRW = 1 mu m is significantly increased by 2.7 times and twofold, respectively, meanwhile, its photon detection probability (PDP) is saturated and hard to be promoted at over 2 V excess bias voltage. Although the fill factor (FF) can be enlarged by reducing GRW, the dark noise of devices is negatively affected due to the enhanced trap-assisted tunneling (TAT) effect in the 1 mu m guard ring region. By comparison, the SPAD with GRW = 2 mu m can achieve a better trade-off between the FF and noise performance. Our study provides a design guideline for guard rings to realize a low-noise SPAD for large-array applications.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Manufacturing and Characterization of Three-Axis Magnetic Sensors Using the Standard 180 nm CMOS Technology
    Wu, Chi-Han
    Shih, Po-Jen
    Tsai, Yao-Chuan
    Dai, Ching-Liang
    SENSORS, 2021, 21 (21)
  • [22] 9.9 V High-Voltage Switch in a standard 180 nm CMOS technology for MEMS Inclinometers
    Barreira, Francisco
    Garcia-Lopez, Iria
    Daros, Thiago
    Minas, Graca
    Piteira, Joao
    2023 18TH CONFERENCE ON PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PRIME, 2023, : 301 - 304
  • [23] A low dark count rate single photon avalanche diode with standard 180 nm CMOS technology
    Wang, Wei
    Wang, Guang
    Zeng, Hongan
    Zhao, Yuanyao
    Chio, U-Fat
    Yuan, Jun
    MODERN PHYSICS LETTERS B, 2019, 33 (09):
  • [24] Voltage Controlled Ring Oscillator with Phase Compensation Technique for Jitter Reduction in 180 nm CMOS Technology
    Mishra, Abhishek
    Singh, Anil
    Agarwal, Alpana
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (08)
  • [25] Wideband ring mixer for band #1 of MB-OFDM systems in 180 nm CMOS technology
    Chaturvedi, Abhay
    Kumar, Mithilesh
    Meena, Ram Swaroop
    Sharma, Gaurav Kumar
    JOURNAL OF ELECTRICAL ENGINEERING-ELEKTROTECHNICKY CASOPIS, 2021, 72 (05): : 323 - 329
  • [26] Low leakage and high performance tag comparator implemented in 180nm CMOS technology
    Koshy, Lidiya Mariam
    Chandran, Jyothish G.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES, ICICT 2014, 2015, 46 : 1261 - 1267
  • [27] Design of high performance phase locked loop for UHF band in 180 nm CMOS technology
    Talwekar, R.H., 1600, Maxwell Science Publications (04):
  • [28] Performance Analysis Comparison of 4-2 Compressors in 180nm CMOS Technology
    Kumar, Manish
    Nath, Jonali
    INTERNATIONAL CONFERENCE ON MATERIALS, ALLOYS AND EXPERIMENTAL MECHANICS (ICMAEM-2017), 2017, 225
  • [29] Guard-ring dependence of noise characteristics for single-photon avalanche diodes in a standard CMOS technology
    Rhim, Jinsoo
    Yu, Kunzhi
    Chang, Po-Hsuan
    Palermo, Samuel
    Li, Cheng
    Fiorentino, Marco
    Beausoleil, Raymond
    Lee, Myung-Jae
    2017 IEEE 14TH INTERNATIONAL CONFERENCE ON GROUP IV PHOTONICS (GFP), 2017, : 151 - 152
  • [30] A 4-μm Diameter SPAD Using Less-Doped N-Well Guard Ring in Baseline 65-nm CMOS
    Lu, Xin
    Law, Man-Kay
    Jiang, Yang
    Zhao, Xiaojin
    Mak, Pui-In
    Martins, Rui P.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (05) : 2223 - 2225