Fatigue behaviour analysis of thermal cyclic loading for through-silicon via structures based on backstress stored energy density

被引:7
|
作者
Qian, Hongjiang [1 ,2 ,3 ]
Huang, Zhiyong [1 ,2 ,3 ]
Fan, Haidong [4 ]
Wang, Yuexing [5 ]
Cao, Linwei [5 ]
Zhu, Qingyun [1 ,2 ,3 ]
Zhao, Chaoquan [4 ]
机构
[1] Sichuan Univ, Sch Aeronaut & Astronaut, Chengdu 610207, Peoples R China
[2] Failure Mech & Engn Disaster Prevent Key Lab Sichu, Chengdu, Peoples R China
[3] Sichuan Univ, Key Lab Deep Earth Sci & Engn, Minist Educ, Chengdu, Peoples R China
[4] Sichuan Univ, Dept Mech, Chengdu 610065, Peoples R China
[5] China Acad Engn Phys, Inst Elect Engn, Mianyang 621999, Peoples R China
基金
中国国家自然科学基金;
关键词
crystal plasticity finite element (CPFE); TSV; Twin boundarys (TBs); Stored energy density; Crack initiation; FINITE-ELEMENT-ANALYSIS; TWIN BOUNDARIES; RELIABILITY; TSV; COPPER; PLASTICITY; VIAS; INTERCONNECTS; ORIENTATION; PROTRUSION;
D O I
10.1016/j.ijfatigue.2023.107978
中图分类号
TH [机械、仪表工业];
学科分类号
0802 ;
摘要
Through-silicon via (TSV) structures are widely used in microelectronic due to the ease of chip interconnection. Few research has focused on investigating the fatigue properties of TSV structures using crystal plasticity finite element (CPFE) simulations. As the process of TSV structures approaches the micron scale, the effects of anisotropic microstructure and grain size on their fatigue behaviours will become necessary. The present work aims to use CPFE simulations to investigate the fatigue properties of TSVs at the microscale. Finite element models with realistic EBSD morphology and orientation are established for four TSV structures with different grain sizes, and CPFE simulations with thermal cyclic loading from -55 degrees C to 125 degrees C are performed. From the energy point of view, the stored energy density based on backstress and strain gradient is proposed as a fatigue indicator parameter (FIP). CPFE simulation results show that low-angle grain boundaries (LAGBs) and high-angle grain boundaries (HAGBs) dominate crack initiation at the top, bottom or edges of the TSV structure, which is still mainly due to the thermal mismatch effect caused by the difference in the coefficients of thermal expansion of the materials. The crack initiation in the internal structure is mainly caused by symmetric grains containing twin boundaries (TBs), or trigrain boundaries, and this is different from the macroscopic simulations. Combined with the local FIPs concentration distribution, the backstress stored energy density is able to capture more details than the cumulative plastic strain because of its direct correlation with the strain gradient, and validates its effectiveness as a FIP.
引用
收藏
页数:17
相关论文
共 27 条
  • [1] Thermal contact analysis of cracked through-silicon via structures in integrated circuits
    Wu, Tao
    Xue, Tao
    Zhang, Xiaobing
    INTERNATIONAL JOURNAL OF HEAT AND MASS TRANSFER, 2025, 239
  • [2] Microstructure evolution and mechanical behavior of copper through-silicon via structure under thermal cyclic loading
    Lei, Mingqi
    Wang, Yuexing
    Yang, Xiaofeng
    Yao, Yao
    MICROELECTRONICS RELIABILITY, 2022, 136
  • [3] Equivalent Thermal Conductivity Modeling of Through-Silicon Via (TSV) Structures
    Ge, Changli
    Tang, Min
    Mao, Junfa
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 164 - 165
  • [4] Thermally-induced failures of copper through-silicon via structures evaluated by the strain energy density model
    Han, Chang-Fu
    Lin, Jen-Fin
    THIN SOLID FILMS, 2016, 615 : 281 - 291
  • [5] Finite Element Analysis of Thermal Stress in Through-Silicon Via Structure
    Sultana, Tanzia
    Alam, Md. Nafiul
    Hossain, Md. Faruque
    2012 7TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (ICECE), 2012,
  • [6] Impact of Material and Microstructure on Thermal Stresses and Reliability of Through-Silicon Via (TSV) Structures
    Jiang, Tengfei
    Ryu, Suk-Kyu
    Im, Jay
    Son, Ho-Young
    Kim, Nam-Seog
    Huang, Rui
    Ho, Paul S.
    PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2013,
  • [7] Signal Integrity Analysis in Carbon Nanotube Based Through-Silicon Via
    Majumder, Manoj
    Kumari, Archana
    Kaushik, Brajesh
    Manhas, Sanjeev
    ACTIVE AND PASSIVE ELECTRONIC COMPONENTS, 2014, 2014
  • [8] Microstructure Evolution and Protrusion of Electroplated Cu-Filled Through-Silicon Vias Subjected to Thermal Cyclic Loading
    Chen, Si
    An, Tong
    Qin, Fei
    Chen, Pei
    JOURNAL OF ELECTRONIC MATERIALS, 2017, 46 (10) : 5916 - 5932
  • [9] Microstructure Evolution and Protrusion of Electroplated Cu-Filled Through-Silicon Vias Subjected to Thermal Cyclic Loading
    Si Chen
    Tong An
    Fei Qin
    Pei Chen
    Journal of Electronic Materials, 2017, 46 : 5916 - 5932
  • [10] Characterization of Thermal Stresses and Plasticity in Through-Silicon Via Structures for Three-dimensional Integration
    Jiang, Tengfei
    Ryu, Suk-Kyu
    Im, Jay
    Huang, Rui
    Ho, Paul S.
    STRESS INDUCED PHENOMENA AND RELIABILITY IN 3D MICROELECTRONICS, 2014, 1601 : 55 - 66