New partitioned domino circuit for power-efficient wide gates

被引:0
|
作者
Asyaei, Mohammad [1 ]
机构
[1] Damghan Univ, Sch Engn, Damghan 3671641167, Iran
关键词
Domino logic; Wide gates; Noise immunity; Low-power design; DYNAMIC CIRCUIT; KEEPER;
D O I
10.1016/j.vlsi.2022.10.010
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this article, a new domino circuit is presented to decrease the power consumption of wide gates without considerable performance and robustness degradation. The suggested circuit technique modifies the output inverter to decrease the switching power by decreasing the voltage swing. Moreover, the wide pull-down net-works can be partitioned into smaller networks. To merge the partitioned pull-down networks, a dynamic NAND gate is employed to increase the circuit performance. Using the proposed technique, the leakage current is decreased in the wide gates because of the stacking effect. Also, the noise immunity is improved due to the body effect. The wide OR gates are simulated in 90-nm CMOS technology. Simulation results show 54% power reduction and 2.55 times improvement in the noise immunity at the same speed in comparison with the con-ventional circuit technique for 64-input OR gates. In addition, a 128-input AND-OR gate is designed using the proposed circuit. Results demonstrate that power and delay are reduced by 39% and 11%, respectively, compared to the conventional AND-OR gate at the same robustness.
引用
收藏
页码:320 / 327
页数:8
相关论文
共 50 条
  • [1] A new leakage-tolerant domino circuit for wide fan-in gates with CNTFET
    Kumar, Anil
    Shrivastava, Bhavna P.
    Dadoria, Ajay Kumar
    2017 IEEE INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATION, INSTRUMENTATION AND CONTROL (ICICIC), 2017,
  • [2] A new process variation and leakage-tolerant domino circuit for wide fan-in OR gates
    Kumar, Ankur
    Nagaria, R. K.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 102 (01) : 9 - 25
  • [3] A new process variation and leakage-tolerant domino circuit for wide fan-in OR gates
    Ankur Kumar
    R. K. Nagaria
    Analog Integrated Circuits and Signal Processing, 2020, 102 : 9 - 25
  • [4] Voltage Comparison Based High Speed & Low Power Domino Circuit for wide fan-in Gates
    Pal, Pratosh Kumar
    Dubey, Avaneesh Kumar
    Kassa, Sankit R.
    Nagaria, Rajendra Kumar
    2016 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2016, : 96 - 99
  • [5] A new low-power dynamic circuit for wide fan-in gates
    Asyaei, Mohammad
    INTEGRATION-THE VLSI JOURNAL, 2018, 60 : 263 - 271
  • [6] Current-Comparison-Based Domino: New Low-Leakage High-Speed Domino Circuit for Wide Fan-In Gates
    Peiravi, Ali
    Asyaei, Mohammad
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (05) : 934 - 943
  • [7] A leakage tolerant energy efficient wide domino circuit technique
    Elgebaly, M
    Sachdev, M
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2002, : 487 - 490
  • [8] ON-CHIP POWER-EFFICIENT CURRENT FLATTENING CIRCUIT
    Vahedi, Haleh
    Gregori, Stefano
    Muresan, Radu
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2009, 18 (03) : 565 - 579
  • [9] Power-efficient drive circuit for plasma display panel
    Chung, Yoochae
    Sung, Chang-Hyeon
    Kim, Jin-Ho
    Chae, Seung-Min
    Jeon, Myung-Je
    Kang, Bongkoo
    DISPLAYS, 2014, 35 (02) : 66 - 73
  • [10] Low leakage domino logic circuit for wide fan-in gates using CNTFET
    Garg, Sandeep
    Gupta, Tarun K.
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (02) : 163 - 173