Design Space Exploration of HW Accelerators and Network Infrastructure for FPGA-Based MPSoC

被引:0
|
作者
Dammak, Bouthaina [1 ]
Baklouti, Mouna [2 ]
Alsekait, Deema [1 ]
机构
[1] Princess Nourah Bint Abdulrahman Univ, Appl Coll, Dept Comp Sci, Riyadh 84428, Saudi Arabia
[2] Univ Sfax, Comp Embedded Syst Lab, CES Lab, Sfax 3038, Tunisia
关键词
Program processors; Task analysis; Computer architecture; Field programmable gate arrays; Space exploration; Multiprocessor interconnection; Hardware acceleration; System-on-chip; High level synthesis; Multi-processor system-on-chip; custom instructions; shared hardware accelerator; network communication; high-level exploration; PERFORMANCE; ALGORITHMS; SYSTEMS;
D O I
10.1109/ACCESS.2024.3357352
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Supercomputing systems are increasingly reliant on heterogeneous Multiprocessors System on-Chip (MPSoCs), merging multiple processors and hardware accelerators (HWAcc) on the same die to achieve power and performance needs. Due to CPU complication and timing closure challenges of tightly coupled design approach, the state-of-the art of HWAcc design methodology relies on coupling the processors with loosely coupled HWAccs. Loosely-coupled HWAccs can be shared or private accelerators running custom instructions to form a heterogeneous multi-processor system. Some works discussed the determination of the sharing degree of the HWAcc over the processors, however the impact of the integrated communication infrastructure is not discussed. Thus, we propose a high-level design exploration tool to select the accelerators and generate the adequate communication interconnect under performance and area constraints. Different homogeneous and heterogeneous multi-processor configurations are evaluated and compared running different signal processing benchmarks. Experimental results show the efficiency of the proposed exploration tool to rapidly explore and select the adequate architecture.
引用
收藏
页码:15280 / 15289
页数:10
相关论文
共 50 条
  • [21] High-Performance Accurate and Approximate Multipliers for FPGA-Based Hardware Accelerators
    Ullah, Salim
    Rehman, Semeen
    Shafique, Muhammad
    Kumar, Akash
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (02) : 211 - 224
  • [22] Design Space Exploration of Near Memory Accelerators
    Lloyd, Scott
    Gokhale, Maya
    PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON MEMORY SYSTEMS (MEMSYS 2018), 2018, : 218 - 220
  • [23] A survey of graph convolutional networks (GCNs) in FPGA-based accelerators
    Procaccini, Marco
    Sahebi, Amin
    Giorgi, Roberto
    JOURNAL OF BIG DATA, 2024, 11 (01)
  • [24] FEECA: Design Space Exploration for Low-Latency and Energy-Efficient Capsule Network Accelerators
    Marchisio, Alberto
    Mrazek, Vojtech
    Hanif, Muhammad Abdullah
    Shafique, Muhammad
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (04) : 716 - 729
  • [25] TRIM: A Design Space Exploration Model for Deep Neural Networks Inference and Training Accelerators
    Qi, Yangjie
    Zhang, Shuo
    Taha, Tarek M.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (05) : 1648 - 1661
  • [26] ANDROMEDA: An FPGA Based RISC-V MPSoC Exploration Framework
    Merchant, Farhad
    Sisejkovic, Dominik
    Reimann, Lennart M.
    Yasotharan, Kirthihan
    Grass, Thomas
    Leupers, Rainer
    2021 34TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2021 20TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES 2021), 2021, : 270 - 275
  • [27] OpenNoC: An Open-Source NoC Infrastructure for FPGA-Based Hardware Acceleration
    Reddy, Kuladeep Sai
    Vipin, Kizheppatt
    IEEE EMBEDDED SYSTEMS LETTERS, 2019, 11 (04) : 123 - 126
  • [28] SecureLoop: Design Space Exploration of Secure DNN Accelerators
    Lee, Kyungmi
    Yan, Mengjia
    Emer, Joel S.
    Chandrakasan, Anantha P.
    56TH IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, MICRO 2023, 2023, : 194 - 208
  • [29] Fast Resource Estimation of FPGA-Based MLP Accelerators for TinyML Applications
    Kokkinis, Argyris
    Siozios, Kostas
    ELECTRONICS, 2025, 14 (02):
  • [30] Design Space Exploration with Deterministic Latency Guarantees for Crossbar MPSoC Architectures
    Uscumlic, Bogdan
    Enrici, Andrea
    Pacalet, Renaud
    Gharbi, Amna
    Apvrille, Ludovic
    Natarianni, Lionel
    Roullet, Laurent
    ICC 2020 - 2020 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS (ICC), 2020,