Design Space Exploration of HW Accelerators and Network Infrastructure for FPGA-Based MPSoC

被引:0
|
作者
Dammak, Bouthaina [1 ]
Baklouti, Mouna [2 ]
Alsekait, Deema [1 ]
机构
[1] Princess Nourah Bint Abdulrahman Univ, Appl Coll, Dept Comp Sci, Riyadh 84428, Saudi Arabia
[2] Univ Sfax, Comp Embedded Syst Lab, CES Lab, Sfax 3038, Tunisia
关键词
Program processors; Task analysis; Computer architecture; Field programmable gate arrays; Space exploration; Multiprocessor interconnection; Hardware acceleration; System-on-chip; High level synthesis; Multi-processor system-on-chip; custom instructions; shared hardware accelerator; network communication; high-level exploration; PERFORMANCE; ALGORITHMS; SYSTEMS;
D O I
10.1109/ACCESS.2024.3357352
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Supercomputing systems are increasingly reliant on heterogeneous Multiprocessors System on-Chip (MPSoCs), merging multiple processors and hardware accelerators (HWAcc) on the same die to achieve power and performance needs. Due to CPU complication and timing closure challenges of tightly coupled design approach, the state-of-the art of HWAcc design methodology relies on coupling the processors with loosely coupled HWAccs. Loosely-coupled HWAccs can be shared or private accelerators running custom instructions to form a heterogeneous multi-processor system. Some works discussed the determination of the sharing degree of the HWAcc over the processors, however the impact of the integrated communication infrastructure is not discussed. Thus, we propose a high-level design exploration tool to select the accelerators and generate the adequate communication interconnect under performance and area constraints. Different homogeneous and heterogeneous multi-processor configurations are evaluated and compared running different signal processing benchmarks. Experimental results show the efficiency of the proposed exploration tool to rapidly explore and select the adequate architecture.
引用
收藏
页码:15280 / 15289
页数:10
相关论文
共 50 条
  • [1] Design Space Exploration of FPGA-Based System With Multiple DNN Accelerators
    Kedia, Rajesh
    Goel, Shikha
    Balakrishnan, M.
    Paul, Kolin
    Sen, Rijurekha
    IEEE EMBEDDED SYSTEMS LETTERS, 2021, 13 (03) : 114 - 117
  • [2] High-Level Synthesis Hardware Design for FPGA-Based Accelerators: Models, Methodologies, and Frameworks
    Molina, Romina Soledad
    Gil-Costa, Veronica
    Crespo, Maria Liz
    Ramponi, Giovanni
    IEEE ACCESS, 2022, 10 : 90429 - 90455
  • [3] Fast Design Exploration for Performance, Power and Accuracy Tradeoffs in FPGA-Based Accelerators
    Ulusel, Onur
    Nepal, Kumud
    Bahar, R. Iris
    Reda, Sherief
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2014, 7 (01)
  • [4] Exploration and Generation of Efficient FPGA-based Deep Neural Network Accelerators
    Ali, Nermine
    Philippe, Jean-Marc
    Tain, Benoit
    Coussy, Philippe
    2021 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS 2021), 2021, : 123 - 128
  • [5] Optimizing Temporal Convolutional Network Inference on FPGA-Based Accelerators
    Carreras, Marco
    Deriu, Gianfranco
    Raffo, Luigi
    Benini, Luca
    Meloni, Paolo
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2020, 10 (03) : 348 - 361
  • [6] A compiler approach to fast hardware design space exploration in FPGA-based systems
    So, B
    Hall, MW
    Diniz, PC
    ACM SIGPLAN NOTICES, 2002, 37 (05) : 165 - 176
  • [7] Service-Oriented Architecture on FPGA-Based MPSoC
    Wang, Chao
    Li, Xi
    Chen, Yunji
    Zhang, Youhui
    Diessel, Oliver
    Zhou, Xuehai
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2017, 28 (10) : 2993 - 3006
  • [8] FPGA-Based Design Optimization in Autonomous Robot Systems for Inspection of Civil Infrastructure
    Lins, Romulo Goncalves
    Givigi, Sidney N.
    IEEE SYSTEMS JOURNAL, 2020, 14 (02): : 2961 - 2964
  • [9] A FPGA-based state space controller
    Ananthan, T.
    INTERNATIONAL JOURNAL OF AUTOMATION AND CONTROL, 2019, 13 (01) : 84 - 100
  • [10] A User-Friendly Ecosystem for AI FPGA-based Accelerators
    Leon-Vega, Luis G.
    Obregon-Fonseca, Erick
    Castro-Godinez, Jorge
    2024 IEEE INTERNATIONAL CONFERENCE ON OMNI-LAYER INTELLIGENT SYSTEMS, COINS 2024, 2024, : 151 - 156