A 9-bit 8.3 MS/s column SAR ADC with hybrid RC DAC for CMOS image sensors

被引:4
|
作者
Liu, Mengyu [1 ]
Zhu, Sihui [1 ]
Xu, Yue [1 ]
机构
[1] Nanjing Univ Posts & Telecommun, Coll Integrated Circuit Sci & Engn, Nanjing 210023, Peoples R China
基金
中国国家自然科学基金;
关键词
SAR ADC; CMOS image Sensor; Hybrid RC DAC; Dynamic latch comparator; SINGLE-SLOPE ADC; ERROR-CORRECTION; ARRAY;
D O I
10.1016/j.mejo.2022.105630
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a synchronous 9-bit column successive approximation register (SAR) ADC for CMOS imaging sensors. The SAR ADC uses a pseudo-differential RC DAC and a split capacitor array to reduce power consumption and chip area. To improve the sampling rate and accuracy of the column ADC, a dynamic comparator consisting of a two-stage preamplifier and a latch, as well as the output offset storage (OOS) technique is adopted. Based on a 180 nm standard CMOS technology, the presented SAR ADC was taped out and verified. The test results show that the designed SAR ADC achieves the SFDR of 64.54 dB, the ENOB of 8.35 bits, and a power consumption of 0.5 mW with FOM of 235 fJ/conversion-step at 8.3 MS/s sample rate under 1.8 V power supply. The proposed SAR ADC is very suitable for the readout circuit interface of large-scale imaging sensors.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] Combination of DAC switches and SAR logics in a 720 MS/s low-bit successive approximation ADC
    Damghanian, Masumeh
    Shamsi, Hossein
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 80 (02) : 263 - 272
  • [42] Combination of DAC switches and SAR logics in a 720 MS/s low-bit successive approximation ADC
    Masumeh Damghanian
    Hossein Shamsi
    Analog Integrated Circuits and Signal Processing, 2014, 80 : 263 - 272
  • [43] A 7.8 fJ/conversion-step 9-bit 400-MS/s single-channel SAR ADC with fast control logic
    Ni, Zhekan
    Chen, Yongzhen
    Ye, Fan
    Ren, Junyan
    2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 42 - 45
  • [44] A 4.5fJ/Conversion-step 9-bit 35MS/s Configurable-gain SAR ADC in a Compact Area
    Xu, Ye
    Harpe, Pieter
    Ytterdal, Trond
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2437 - 2440
  • [45] Design of a 9-bit 4MS/s Wilkinson ADC for SiPM-based Imaging Detectors
    Fernandez, Gerard
    Gascon, David
    de la Rosa, Jose M.
    2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2016, : 157 - 160
  • [46] A 10-bit 300-MS/s asynchronous SAR ADC with strategy of optimizing settling time for capacitive DAC in 65 nm CMOS
    Liang, Yuhua
    Zhu, Zhangming
    Ding, Ruixue
    MICROELECTRONICS JOURNAL, 2015, 46 (10) : 988 - 995
  • [47] A 7.8 fJ/conversion-step 9-bit 400-MS/s single-channel SAR ADC with fast control logic
    Ni, Zhekan
    Chen, Yongzhen
    Ye, Fan
    Ren, Junyan
    MICROELECTRONICS JOURNAL, 2019, 84 : 59 - 66
  • [48] A 12-bit 20-MS/s SAR ADC With Fast-Binary-Window DAC Switching in 180nm CMOS
    Chung, Yung-Hui
    Lin, Yi-Shen
    Zeng, Qi-Feng
    2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 34 - 37
  • [49] A 12-bit 50MS/s SAR ADC with Non-binary Split Capacitive DAC in 40nm CMOS
    Hou, Xueshi
    Duan, Zongming
    Huang, Zhixiang
    Wu, Bowen
    Zhao, Dixian
    Feng, Jian
    Fang, Ming
    IEICE ELECTRONICS EXPRESS, 2024, 21 (16): : 1 - 6
  • [50] A 12-bit 10-MS/s SAR ADC with a binary-window DAC switching scheme in 180-nm CMOS
    Chung, Yung-Hui
    Yen, Chia-Wei
    Tsai, Pei-Kang
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2018, 46 (04) : 748 - 763