A 9-bit 8.3 MS/s column SAR ADC with hybrid RC DAC for CMOS image sensors

被引:4
|
作者
Liu, Mengyu [1 ]
Zhu, Sihui [1 ]
Xu, Yue [1 ]
机构
[1] Nanjing Univ Posts & Telecommun, Coll Integrated Circuit Sci & Engn, Nanjing 210023, Peoples R China
基金
中国国家自然科学基金;
关键词
SAR ADC; CMOS image Sensor; Hybrid RC DAC; Dynamic latch comparator; SINGLE-SLOPE ADC; ERROR-CORRECTION; ARRAY;
D O I
10.1016/j.mejo.2022.105630
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a synchronous 9-bit column successive approximation register (SAR) ADC for CMOS imaging sensors. The SAR ADC uses a pseudo-differential RC DAC and a split capacitor array to reduce power consumption and chip area. To improve the sampling rate and accuracy of the column ADC, a dynamic comparator consisting of a two-stage preamplifier and a latch, as well as the output offset storage (OOS) technique is adopted. Based on a 180 nm standard CMOS technology, the presented SAR ADC was taped out and verified. The test results show that the designed SAR ADC achieves the SFDR of 64.54 dB, the ENOB of 8.35 bits, and a power consumption of 0.5 mW with FOM of 235 fJ/conversion-step at 8.3 MS/s sample rate under 1.8 V power supply. The proposed SAR ADC is very suitable for the readout circuit interface of large-scale imaging sensors.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] A 0.02-mm 9-Bit 50-MS/s Cyclic ADC in 90-nm Digital CMOS Technology
    Huang, Yen-Chuan
    Lee, Tai-Cheng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (03) : 610 - 619
  • [32] A 10 bit 90 MS/s SAR ADC in a 65 nm CMOS Technology
    Digel, Johannes
    Groezing, Markus
    Berroth, Manfred
    2016 IEEE 16TH TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS (SIRF), 2016, : 110 - 112
  • [33] An 8-bit 208 MS/s SAR ADC in 65 nm CMOS
    Zhangming Zhu
    Qiyu Wang
    Yu Xiao
    Xiaoli Song
    Yintang Yang
    Analog Integrated Circuits and Signal Processing, 2013, 76 : 129 - 137
  • [34] An 8-bit 208 MS/s SAR ADC in 65 nm CMOS
    Zhu, Zhangming
    Wang, Qiyu
    Xiao, Yu
    Song, Xiaoli
    Yang, Yintang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 76 (01) : 129 - 137
  • [35] A High Area-Efficiency 14-bit SAR ADC With Hybrid Capacitor DAC for Array Sensors
    Zhang, Qihui
    Ning, Ning
    Li, Jing
    Yu, Qi
    Zhang, Zhong
    Wu, Kejun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (12) : 4396 - 4408
  • [36] A 9-bit 1Gs/s CMOS folding ADC implementation using TIQ based flash ADC cores
    Aytar, O.
    Tangel, A.
    Dundar, G.
    MIXDES 2008: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, : 159 - +
  • [37] A 15-Bit 85 MS/s Hybrid Flash-SAR ADC in 90-nm CMOS
    Anas Razzaq
    Shabbir Majeed Chaudhry
    Circuits, Systems, and Signal Processing, 2018, 37 : 1452 - 1478
  • [38] A 15-Bit 85 MS/s Hybrid Flash-SAR ADC in 90-nm CMOS
    Razzaq, Anas
    Chaudhry, Shabbir Majeed
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2018, 37 (04) : 1452 - 1478
  • [39] A 0.02-mm2 9-bit 100-MS/s Charge-Injection Cell based SAR-ADC in 65-nm LP CMOS
    Runge, Marcel
    Schmock, Dario
    Scholz, Philipp
    Boeck, Georg
    Gerfers, Friedel
    ESSCIRC 2018 - IEEE 44TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2018, : 26 - 29
  • [40] Area-efficient readout with 14-bit SAR-ADC for CMOS image sensors
    Ben Aziza, Sassi
    Dzahini, Daniel
    20TH INTERNATIONAL CONFERENCE ON CIRCUITS, SYSTEMS, COMMUNICATIONS AND COMPUTERS (CSCC 2016), 2016, 76